# SN65HVD230, SN65HVD231, SN65HVD232 ZHCSDL3O -MARCH 2001 - REVISED APRIL 2018 # SN65HVD23x 3.3V CAN 总线收发器 # 1 特性 - 由 3.3V 单电源供电 - 符合 ISO 11898-2 标准 - PCA82C250 封装的低功耗替代产品 - 总线引脚静电放电 (ESD) 保护超过 ±16kV 人体模型 (HBM) - 高输入阻抗,允许一条总线上连接多达 120 个节点 - 可调节的驱动器转换时间,能够改善辐射性能 - SN65HVD230 和 SN65HVD231 - SN65HVD230: 低电流待机模式 - 370μA (典型值) - SN65HVD231: 超低电流休眠模式 - 40nA (典型值) - 针对高达 1Mbps 的数据速率(1) 而设计 - 热关断保护 - 开路故障安全设计 - 针对热插拔 应用的无毛刺脉冲上电和断电保护 - (1) 线路的信号传输速率是指每秒钟的电压转换次数,单位为 bps (每秒比特数)。 #### 2 应用 - 工业自动化、控制、传感器和驱动系统 - 电机和机器人控制 - 楼宇和温度控制 (HVAC) - 电信和基站控制及状态 - 控制器局域网 (CAN) 总线标准,例如 CANopen、 DeviceNet 和 CAN Kingdom # 3 说明 SN65HVD230、SN65HVD231 和 SN65HVD232 控制器局域网 (CAN) 收发器符合 ISO 11898-2 高速 CAN物理层标准(收发器)规范。这些器件专为数据速率高达 1Mbps 的应用而设计,而且包括许多保护 特性 来提供器件和 CAN 网络的稳健性。SN65HVD23x 收发器设计为与德州仪器 (TI) 具有 CAN 控制器或等效协议控制器的 3.3V μP、MCU 和 DSP 结合使用。这些器件旨在用于根据 ISO 11898 标准使用 CAN 串行通信物理层的 应用。 #### 器件信息(1) | 器件型号 | 封装 | 封装尺寸 (标称值) | |------------|----------|-----------------| | SN65HVD230 | | | | SN65HVD231 | SOIC (8) | 4.90mm × 3.91mm | | SN65HVD232 | | | (1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。 #### 等效输入和输出原理图 | _ | | |---|------------| | | <b>—</b> . | | | 70 | | | - 210 | | | | | 1 | 特性1 | 10 | Detailed Description | 19 | |---|------------------------------------------|----|--------------------------------|----| | 2 | 应用 1 | | 10.1 Overview | | | 3 | 说明1 | | 10.2 Functional Block Diagram | 19 | | 4 | 修订历史记录 2 | | 10.3 Feature Description | 20 | | 5 | 说明(续)4 | | 10.4 Device Functional Modes | 20 | | 6 | Device Comparison Table 4 | 11 | Application and Implementation | 25 | | 7 | | | 11.1 Application Information | 25 | | | Pin Configuration and Functions | | 11.2 Typical Application | 26 | | 8 | Specifications5 | | 11.3 System Example | 30 | | | 8.1 Absolute Maximum Ratings | 12 | Power Supply Recommendations | | | | 8.2 ESD Ratings6 | | Layout | | | | 8.3 Recommended Operating Conditions6 | | 13.1 Layout Guidelines | | | | 8.4 Thermal Information | | | | | | 8.5 Electrical Characteristics: Driver | | | | | | 8.6 Electrical Characteristics: Receiver | 14 | 器件和文档支持 | | | | 8.7 Switching Characteristics: Driver 8 | | 14.1 相关链接 | 35 | | | 8.8 Switching Characteristics: Receiver | | 14.2 接收文档更新通知 | 35 | | | 8.9 Switching Characteristics: Device | | 14.3 社区资源 | 35 | | | 8.10 Device Control-Pin Characteristics9 | | 14.4 商标 | 35 | | | 8.11 Typical Characteristics | | 14.5 静电放电警告 | 35 | | 9 | | | 14.6 Glossary | 35 | | 9 | Parameter Measurement Information 13 | 15 | 机械、封装和可订购信息 | | **4** 修订历史记录 注: 之前版本的页码可能与当前版本有所不同。 | CI | nanges from Revision N (July 2015) to Revision O | age | |----------|----------------------------------------------------------------------------------------------------|-------| | • | Changed Slope Control Resistance - kW To: Slope Control Resistance - kΩ in Figure 33 | 22 | | <u>•</u> | Changed Driver Output Signal Slope - V/ms To: Driver Output Signal Slope - V/µs in Figure 33 | 22 | | CI | nanges from Revision M (May 2015) to Revision N | age | | • | 将数据表标题从"SN65HVD230x 3.3V CAN 总线收发器"更改为"SN65HVD23x 3.3V CAN 总线收发器" | 1 | | CI | nanges from Revision L (January 2015) to Revision M | age | | • | Changed Figure 44 title From: "Layout Example Schematic" To: "SN65HVD23x Board Layout" | 34 | | CI | nanges from Revision K (February 2011) to Revision L | age | | • | 已添加 引脚配置和功能 部分、ESD 额定值 表、特性 说明 部分、器件功能模式、应用和实施 部分、电源建议 部分、<br>布局 部分、器件和文档支持 部分,以及机械、封装和可订购信息 部分 | 1 | | • | 更改了 特性、 应用和 说明列表 | 1 | | • | Added THERMAL SHUTDOWN TEMPERATURE AND HYSTERESIS in the Recommended Operating Conditions table | le. 6 | | • | Added the THERMAL SHUTDOWN paragraph to the Application Information section | . 20 | | • | Added Figure 34 and Figure 35 | . 25 | | • | Added the CAN TERMINATION paragraph to the Application Information section | . 26 | | • | Added the BUS LOADING, LENGTH AND NUMBER OF NODES paragraph to the Application Information section | 28 | www.ti.com.cn | hanges from Revision J (January 2009) to Revision K | | | | | | |-----------------------------------------------------------------------------------------|------|--|--|--|--| | Replaced the DISSIPATION RATING TABLE with the Thermal Information table | 6 | | | | | | Changes from Revision I (October 2007) to Revision J | Page | | | | | | Deleted Low-to-High Propagation Delay Time vs Common-Mode Input Voltage Characteristics | 12 | | | | | | Deleted Driver Schematic Diagram | 12 | | | | | | Added Figure 38 | 32 | | | | | #### 5 说明 (续) 这些器件可在极其恶劣的环境下工作,具有串线保护、接地失效和过压保护、过热保护以及宽共模工作范围等特性。 CAN 收发器属于 CAN 物理层器件,用于连接单端主机 CAN 协议控制器和工业、楼宇自动化和汽车 应用中的差分 CAN 总线。这些器件在总线上工作于 -2V 至 7V 共模电压范围内,并且能够承受 ±25V 的共模瞬态电压。 SN65HVD230 和 SN65HVD231 通过 $R_S$ 引脚(引脚 8)提供三种不同的工作模式: 高速模式、斜率控制模式和低功耗模式。将 $R_S$ 引脚接地可选择高速工作模式,该工作模式允许发送器输出晶体管以尽可能快的速度导通和关断,而且对上升和下降斜率没有限制。另外,可通过在 $R_S$ 引脚与地之间串联一个电阻来调节上升和下降斜率。斜率将与引脚的输出电流成比例。当电阻值为 $10k\Omega$ 时,器件的压摆率约为 $15V/\mu s$ ; 当电阻值为 $100k\Omega$ 时,器件的压摆率约为 $2V/\mu s$ 。更多信息,请参见应用信息。 如果对 R<sub>S</sub> 引脚施加逻辑高电平,SN65HVD230 将进入低电流待机模式(仅监听)。在此模式下,驱动器将关断,接收器保持工作状态。相比正常模式,该模式的功耗更低,同时仍允许 CAN 控制器监视总线活动以确定是否应使收发器恢复正常模式或斜率控制模式。当器件要向总线发送消息或者器件在待机模式下接收到需要再次准备就绪以进行发送的总线指示时,主机控制器(MCU、DSP)会将器件恢复为发送模式(高速模式或斜率控制模式)。 SN65HVD230 与 SN65HVD231 的区别在于: 当对 $R_S$ 引脚施加逻辑高电平时,SN65HVD231 中的驱动器和接收器均关断。在这种休眠模式下,器件与总线之间将无法进行通信。在通过对 $R_S$ 引脚施加逻辑低电平以重新激活器件之前,器件将始终保持休眠模式。 # 6 Device Comparison Table | PART NUMBER (1) | LOW POWER MODE | INTEGRATED SLOPE<br>CONTROL | V <sub>ref</sub> PIN | T <sub>A</sub> | MARKED AS: | |-----------------|--------------------------|-----------------------------|----------------------|----------------|------------| | SN65HVD230 | Standby mode | Yes | Yes | | VP230 | | SN65HVD231 | Sleep mode | Yes | Yes | 40°C to 85°C | VP231 | | SN65HVD232 | No standby or sleep mode | No | No | | VP232 | (1) For the most current package and ordering information, see 机械、封装和可订购信息, or see the TI web site at www.ti.com. # 7 Pin Configuration and Functions SN65HVD230D (Marked as VP230) SN65HVD231D (Marked as VP231) Top View #### SN65HVD232D (Marked as VP232) Top View #### **Pin Functions** | F | PIN | TVDE | DESCRIPTION | |-----------------------------|--------------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE | DESCRIPTION | | D 1 I | | I | CAN transmit data input (LOW for dominant and HIGH for recessive bus states), also called TXD, driver input | | GND 2 GND Ground connection | | | | | $V_{CC}$ | V <sub>CC</sub> 3 Supply | | Transceiver 3.3V supply voltage | | R | 4 O | | CAN receive data output (LOW for dominant and HIGH for recessive bus states), also called RXD, receiver output | | V <sub>ref</sub> | _ | 0 | SN65HVD230 and SN65HVD231: V <sub>CC</sub> / 2 reference output pin | | NC | 5 NC | | SN65HVD232: No Connect | | CANL | 6 | I/O | Low level CAN bus line | | CANH | 7 | I/O | High level CAN bus line | | R <sub>S</sub> 8 | | I | SN65HVD230 and SN65HVD231: Mode select pin: strong pull down to GND = high speed mode, strong pull up to $V_{CC}$ = low power mode, $10k\Omega$ to $100k\Omega$ pull down to GND = slope control mode | | NC | | I | SN65HVD232: No Connect | # 8 Specifications #### 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | MIN | MAX | UNIT | |-------------------------------------------------------------------------------------|------------|-----------------------|------| | Supply voltage, V <sub>CC</sub> | -0.3 | 6 | ٧ | | Voltage at any bus terminal (CANH or CANL) | -4 | 16 | V | | Voltage input, transient pulse, CANH and CANL, through 100 $\Omega$ (see Figure 24) | -25 | 25 | V | | Digital Input and Output voltage, V <sub>I</sub> (D or R) | -0.5 | V <sub>CC</sub> + 0.5 | V | | Receiver output current, I <sub>O</sub> | -11 | 11 | mA | | Continuous total power dissipation | See Therma | al Information | | | Storage temperature, T <sub>stg</sub> | -40 | 85 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to network ground terminal. # 8.2 ESD Ratings | | | | | VALUE | UNIT | |-------------|-------------------------|-------------------------------------------------------|---------------------------|--------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS- | CANH, CANL and GND | ±16000 | | | $V_{(ESD)}$ | Electrostatic discharge | 001 <sup>(1)</sup> | All pins | ±4000 | V | | | distriargs | Charged-device model (CDM), per JEDEC specification J | ESD22-C101 <sup>(2)</sup> | ±1000 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 8.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------|----------|----------------------|-----|----------|------| | Supply voltage, V <sub>CC</sub> | | 3 | | 3.6 | V | | Voltage at any bus terminal (common mode) V <sub>IC</sub> | | -2 <sup>(1)</sup> | | 7 | V | | Voltage at any bus terminal (separately) V <sub>I</sub> | | -2.5 | | 7.5 | V | | High-level input voltage, V <sub>IH</sub> | D, R | 2 | | | V | | Low-level input voltage, V <sub>IL</sub> | D, R | | | 0.8 | V | | Differential input voltage, V <sub>ID</sub> (see Figure 22) | • | -6 | | 6 | V | | Input voltage, V <sub>(Rs)</sub> | | 0 | | $V_{CC}$ | V | | Input voltage for standby or sleep, V <sub>(Rs)</sub> | | 0.75 V <sub>CC</sub> | | $V_{CC}$ | V | | Wave-shaping resistance, Rs | | 0 | | 100 | kΩ | | High level output gurrent I | Driver | -40 | | | m Λ | | High-level output current, I <sub>OH</sub> | Receiver | -8 | | | mA | | I am land a track a mark I | Driver | | | 48 | A | | Low-level output current, I <sub>OL</sub> | Receiver | | | 8 | mA | | Thermal shutdown temperature | | | 165 | | | | Thermal shutdown hysteresis | | | 10 | | °C | | Operating free-air temperature, T <sub>A</sub> | | -40 | | 85 | | <sup>(1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. # 8.4 Thermal Information | | | SN65HVD230 | SN65HVD231 | SN65HVD232 | | | | |----------------------|----------------------------------------------|------------|------------|------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | | D | | | | | | | | | 8 PINS | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 76.8 | 101.5 | 101.5 | °C/W | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 33.4 | 43.3 | 43.3 | °C/W | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 15.3 | 42.2 | 42.4 | °C/W | | | | ΨЈТ | Junction-to-top characterization parameter | 1.4 | 4.8 | 4.8 | °C/W | | | | ΨЈВ | Junction-to-board characterization parameter | 14.9 | 41.8 | 41.8 | °C/W | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 8.5 Electrical Characteristics: Driver over recommended operating conditions (unless otherwise noted) | | PAR | AMETER | | 1 | TEST CONDITIO | NS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|--------------------|--------------|-------------------------------------|--------------------------------------------------|------------------------|-----------|-------------|--------------------|-----------------|------| | V <sub>OH</sub> | Puo output | Dominant | | V <sub>I</sub> = 0 V,<br>See Figure<br>Figure 20 | 18 and | CANH | 2.45<br>0.5 | | V <sub>CC</sub> | | | M | Bus output voltage | December | | $V_I = 3 V$ , | 10 and | CANH | | 2.3 | | V | | $V_{OL}$ | OL Reces | | | See Figure<br>Figure 20 | 18 and | CANL | | 2.3 | | | | V | | Dominant | | $V_I = 0 V$ , | See Figure 18 | | 1.5 | 2 | 3 | V | | $V_{OD(D)}$ | Differential | Dominant | | $V_I = 0 V$ , | See Figure 19 | | 1.2 | 2 | 3 | V | | V | output voltage | | V <sub>I</sub> = 3 V, See Figure 18 | | -120 | 0 | 12 | mV | | | | $V_{OD(R)}$ | | Recessive | | V <sub>I</sub> = 3 V, No load | | -0.5 | -0.2 | 0.05 | V | | | I <sub>IH</sub> | High-level input | current | | V <sub>I</sub> = 2 V | | | -30 | | | μА | | I <sub>IL</sub> | Low-level input | current | | V <sub>I</sub> = 0.8 V | | | -30 | | | μА | | - | Chart aircuit au | tout ourroat | | $V_{CANH} = -2 V$ | | | -250 | | 250 | A | | los | Short-circuit ou | ipui curreni | | $V_{CANL} = 7 V$ | 1 | | -250 | | 250 | mA | | Co | Output capacita | ance | | See receive | See receiver | | | | | | | | | Standby | SN65HVD230 | $V_{(Rs)} = V_{CC}$ | | | | 370 | 600 | ^ | | | Supply | Sleep | SN65HVD231 | $V_{(Rs)} = V_{CC}$ | , D at V <sub>CC</sub> | | | 0.04 | 1 | μΑ | | I <sub>CC</sub> | current | All devices | Dominant | $V_I = 0 V$ , | No load | Dominant | | 10 | 17 | m Λ | | 1 | | All devices | Recessive | $V_I = V_{CC}$ | No load | Recessive | | 10 | 17 | mA | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply. # 8.6 Electrical Characteristics: Receiver over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDIT | TIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------|--------------------------------|------|--------------------|-----|--------------| | V <sub>IT+</sub> | Positive-going input threshold voltage | Coo Toble 4 | | | 750 | 900 | mV | | $V_{\text{IT-}}$ | Negative-going input threshold voltage | See Table 1 | | 500 | 650 | | ~^/ <i>~</i> | | $V_{hys}$ | Hysteresis voltage (V <sub>IT+</sub> – V <sub>IT-</sub> ) | | | | 100 | | mV | | $V_{OH}$ | High-level output voltage | $-6 \text{ V} \le \text{V}_{\text{ID}} \le 500 \text{ mV}, \text{ I}_{\text{O}} = -8 \text{ r}$ | nA, See Figure 22 | 2.4 | | | V | | $V_{OL}$ | Low-level output voltage | $900 \text{ mV} \le V_{\text{ID}} \le 6 \text{ V}, I_{\text{O}} = 8 \text{ mA}$ | , See Figure 22 | | | 0.4 | V | | | | V <sub>IH</sub> = 7 V | | 100 | | 250 | ^ | | | Due input surrent | $V_{IH} = 7 \text{ V}, \qquad V_{CC} = 0 \text{ V}$ | Other input at 0 V,<br>D = 3 V | 100 | | 350 | μΑ | | I | Bus input current | V <sub>IH</sub> = -2 V | | -200 | | -30 | ۸ | | | | $V_{IH} = -2 V$ , $V_{CC} = 0 V$ | | -100 | | -20 | μА | | CI | CANH, CANL input capacitance | Pin-to-ground,<br>$V_I = 0.4 \sin(4E6\pi t) + 0.5 V$ | $V_{(D)} = 3 V,$ | | 32 | | pF | | C <sub>Diff</sub> | Differential input capacitance | Pin-to-pin,<br>$V_1 = 0.4 \sin(4E6\pi t) + 0.5 \text{ V}$ | $V_{(D)} = 3 V,$ | | 16 | | pF | | $R_{\text{Diff}}$ | Differential input resistance | Pin-to-pin, $V_{(D)} = 3 \text{ V}$ | | 40 | 70 | 100 | kΩ | | R <sub>I</sub> | CANH, CANL input resistance | | | 20 | 35 | 50 | kΩ | | $I_{CC}$ | Supply current | See driver | · · | | | | | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply. # 8.7 Switching Characteristics: Driver over recommended operating conditions (unless otherwise noted) | PARAMETER | | | TEST<br>CONDITIONS | MIN | TYP | MAX | UNIT | | |--------------------|-----------------------------------------------------|-------------------------------------|-----------------------------------------|-----|-----|------|------|--| | SN65 | HVD230 AND SN65HVD231 | | | | | | | | | | | $V_{(Rs)} = 0 V$ | | | 35 | 85 | | | | $t_{PLH}$ | Propagation delay time, low-to-high-level output | $R_S$ with 10 $k\Omega$ to ground | | | 70 | 125 | ns | | | | Ca.pa. | $R_S$ with 100 $k\Omega$ to ground | | | 500 | 870 | | | | | | $V_{(Rs)} = 0 V$ | | | 70 | 120 | | | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | $R_S$ with 10 $k\Omega$ to ground | | | 130 | 180 | ns | | | | Culput | $R_S$ with 100 $k\Omega$ to ground | | | 870 | 1200 | | | | | | $V_{(Rs)} = 0 V$ | | | 35 | | | | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub> ) | $R_S$ with 10 $k\Omega$ to ground | $C_L = 50 \text{ pF},$<br>See Figure 21 | | 60 | | ns | | | | | $R_S$ with 100 $k\Omega$ to ground | Coo riguro 2 r | | 370 | | | | | t <sub>r</sub> | Differential output signal rise time | V 0.V | | 25 | 50 | 100 | ns | | | t <sub>f</sub> | Differential output signal fall time | $V_{(Rs)} = 0 V$ | | 40 | 55 | 80 | ns | | | t <sub>r</sub> | Differential output signal rise time | D. with 10 kO to around | | 80 | 120 | 160 | ns | | | t <sub>f</sub> | Differential output signal fall time | $R_S$ with 10 kΩ to ground | | 80 | 125 | 150 | ns | | | t <sub>r</sub> | Differential output signal rise time | D with 100 to the second | | 600 | 800 | 1200 | ns | | | t <sub>f</sub> | Differential output signal fall time | $R_S$ with 100 k $\Omega$ to ground | | 600 | 825 | 1000 | ns | | | SN65 | HVD232 | • | · | | | Ÿ | | | | t <sub>PLH</sub> | Propagation delay time, low-to-high-level ou | tput | | | 35 | 85 | | | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level ou | tput | | | 70 | 120 | | | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub> ) | | $C_L = 50 \text{ pF},$<br>See Figure 21 | | 35 | | ns | | | t <sub>r</sub> | Differential output signal rise time | | 233 . Iguro 21 | 25 | 50 | 100 | | | | t <sub>f</sub> | Differential output signal fall time | | | 40 | 55 | 80 | | | # 8.8 Switching Characteristics: Receiver over recommended operating conditions (unless otherwise noted) | | 1 0 ( | | | | | | |--------------------|-----------------------------------------------------|-----------------|-----|-----|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | t <sub>PLH</sub> | Propagation delay time, low-to-high-level output | | | 35 | 50 | ns | | t <sub>PHL</sub> | Propagation delay time, high-to-low-level output | See Figure 23 | | 35 | 50 | ns | | t <sub>sk(p)</sub> | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub> ) | | | | 10 | ns | | t <sub>r</sub> | Output signal rise time | See Figure 23 | | 1.5 | | ns | | t <sub>f</sub> | Output signal fall time | | | 1.5 | | ns | # 8.9 Switching Characteristics: Device over recommended operating conditions (unless otherwise noted) | PARAMETER | | TEST CONDITI | ONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------------------------------|--------------------------------------|---------------|-----|-----|-----|------| | | | $V_{(Rs)} = 0 V$ , | See Figure 26 | | 70 | 115 | | | t <sub>(LOOP1)</sub> | Total loop delay, driver input to receiver output, recessive to dominant | $R_S$ with 10 k $\Omega$ to ground, | See Figure 26 | | 105 | 175 | ns | | , | | $R_S$ with 100 k $\Omega$ to ground, | See Figure 26 | | 535 | 920 | | | | | $V_{(Rs)} = 0 V$ , | See Figure 26 | | 100 | 135 | | | t <sub>(LOOP2)</sub> | Total loop delay, driver input to receiver output, dominant to recessive | $R_S$ with 10 $k\Omega$ to ground, | See Figure 26 | | 155 | 185 | ns | | | | $R_S$ with 100 k $\Omega$ to ground, | See Figure 26 | | 830 | 990 | | # 8.10 Device Control-Pin Characteristics over recommended operating conditions (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |---------------------|-----------------------------------------------------------------------------------|------------------------------------|----------------------|--------------------|----------------------|------| | | SN65HVD230 wake-up time from standby mode with $\ensuremath{\text{R}_{\text{S}}}$ | Con Figure 05 | | 0.55 | 1.5 | μS | | t <sub>(WAKE)</sub> | SN65HVD231 wake-up time from sleep mode with R <sub>S</sub> | See Figure 25 | | 3 | 5 | μS | | V | Deference output voltage | -5 μA < I <sub>(Vref)</sub> < 5 μA | 0.45 V <sub>CC</sub> | | 0.55 V <sub>CC</sub> | V | | V <sub>ref</sub> | Reference output voltage | -50 μA < $I_{(Vref)}$ < 50 μA | 0.4 V <sub>CC</sub> | | 0.6 V <sub>CC</sub> | V | | I <sub>(Rs)</sub> | Input current for high-speed | V <sub>(Rs)</sub> < 1 V | -450 | | 0 | μΑ | <sup>(1)</sup> All typical values are at 25°C and with a 3.3-V supply. # TEXAS INSTRUMENTS # 8.11 Typical Characteristics Figure 1. Supply Current (RMS) vs Frequency Figure 2. Logic Input Current (Pin D) vs Input Voltage Figure 3. Bus Input Current vs Bus Input Voltage Figure 4. Driver Low-Level Output Current vs Low-Level Output Voltage Figure 5. Driver High-Level Output Current vs High-Level Output Voltage Figure 6. Dominant Voltage ( $V_{OD}$ ) vs Free-Air Temperature # **Typical Characteristics (continued)** Figure 7. Receiver Low-to-High Propagation Delay Time vs Free-Air Temperature Figure 8. Receiver High-to-Low Propagation Delay Time vs Free-Air Temperature Figure 9. Driver Low-to-High Propagation Delay Time vs Free-Air Temperature Figure 10. Driver High-to-Low Propagation Delay Time vs Free-Air Temperature Figure 11. Driver Low-to-High Propagation Delay Time vs Free-Air Temperature Figure 12. Driver High-to-Low Propagation Delay Time vs Free-Air Temperature # TEXAS INSTRUMENTS # **Typical Characteristics (continued)** Figure 13. Driver Low-to-High Propagation Delay Time vs Free-Air Temperature Figure 14. Driver High-to-Low Propagation Delay Time vs Free-Air Temperature Figure 15. Driver Output Current vs Supply Voltage Figure 16. Differential Driver Output Fall Time vs Source Resistance (Rs) Figure 17. Reference Voltage vs Reference Current # 9 Parameter Measurement Information Figure 18. Driver Voltage and Current Definitions Figure 19. Driver V<sub>OD</sub> Figure 20. Driver Output Voltage Definitions # **Parameter Measurement Information (continued)** - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 500 kHz, 50% duty cycle, $t_r \leq$ 6 ns, $t_f \leq$ 6 ns, $Z_0 =$ 50 $\Omega$ . - B. C<sub>L</sub> includes probe and jig capacitance. Figure 21. Driver Test Circuit and Voltage Waveforms Figure 22. Receiver Voltage and Current Definitions # **Parameter Measurement Information (continued)** - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 500 kHz, 50% duty cycle, $t_r \leq$ 6 ns, $t_f \leq$ 6 ns, $Z_0 =$ 50 $\Omega$ . - B. $C_L$ includes probe and jig capacitance. Figure 23. Receiver Test Circuit and Voltage Waveforms Figure 24. Overvoltage Protection # Parameter Measurement Information (continued) Table 1. Receiver Characteristics Over Common Mode With $V_{(Rs)} = 1.2 \text{ V}$ | V <sub>IC</sub> | V <sub>ID</sub> | V <sub>CANH</sub> | V <sub>CANL</sub> | R OU | TPUT | |-----------------|-----------------|-------------------|-------------------|------|-----------------| | -2 V | 900 mV | -1.55 V | -2.45 V | L | | | 7 V | 900 mV | 8.45 V | 6.55 V | L | V | | 1 V | 6 V | 4 V | -2 V | L | V <sub>OL</sub> | | 4 V | 6 V | 7 V | 1 V | L | | | -2 V | 500 mV | -1.75 V | -2.25 V | Н | | | 7 V | 500 mV | 7.25 V | 6.75 V | Н | | | 1 V | -6 V | -2 V | 4 V | Н | $V_{OH}$ | | 4 V | -6 V | 1 V | 7 V | Н | | | X | X | Open | Open | Н | | Figure 25. t<sub>(WAKE)</sub> Test Circuit and Voltage Waveforms A. All $V_1$ input pulses are supplied by a generator having the following characteristics: $t_r$ or $t_f \le 6$ ns, Pulse Repetition Rate (PRR) = 125 kHz, 50% duty cycle. Figure 26. $t_{(LOOP)}$ Test Circuit and Voltage Waveforms Figure 27. Equivalent Input and Output Schematic Diagrams # 10 Detailed Description #### 10.1 Overview ISO 11898 family of standards are the international standard for high speed serial communication using the controller area network (CAN) bus protocol and physical layers (transceivers). It supports multimaster operation, real time control, programmable data rates up to 1 Mbps, and powerful redundant error checking procedures that provide reliable data transmission. It is suited for networking *intelligent* devices as well as sensors and actuators within the rugged electrical environment of a machine chassis or factory floor. The SN65HVD23x family of 3.3 V CAN transceivers implement the lowest layers of the ISO/OSI reference model, the ISO11898-2 standard. This is the interface with the physical signaling output of the CAN controller of the Texas Instruments μPs, MCUs and DSPs, such as TMS320Lx240x 3.3 V DSPs, as illustrated in Figure 28. Figure 28. Layered ISO 11898 Standard Architecture #### 10.2 Functional Block Diagram Figure 29. Logic Diagram (Positive Logic) #### 10.3 Feature Description The SN65HVD230/231/232 are pin-compatible (but not functionally identical) with one another and, depending upon the application, may be used with identical circuit boards. These transceivers feature single 3.3 V supply operation and standard compatibility with signaling rates up to 1 Mbps, ±16 kV HBM ESD protection on the bus pins, thermal shutdown protection, bus fault protection, and open-circuit receiver failsafe. The fail-safe design of the receiver assures a logic high at the receiver output if the bus wires become open circuited. The bus pins are also maintained in a high-impedance state during low $V_{CC}$ conditions to ensure glitch-free power-up and power-down bus protection for hot-plugging applications. This high-impedance condition also means that an unpowered node does not disturb the bus. Transceivers without this feature usually have a very low output impedance. This results in a high current demand when the transceiver is unpowered, a condition that could affect the entire bus. # 10.3.1 V<sub>ref</sub> Voltage Reference The $V_{ref}$ pin (pin 5) on the SN65HVD230 and SN65HVD231 is available as a $V_{CC}/2$ voltage reference. This pin can be connected to the common mode point of a split termination to help further stabilize the common mode voltage of the bus. If the $V_{ref}$ pin is not used it may be left floating. #### 10.3.2 Thermal Shutdown If a high ambient temperature or excessive output currents result in thermal shutdown, the driver will be disabled and the bus pins become high impedance. During thermal shutdown the D pin to bus transmission path is blocked and the CAN bus pins are high impedance and biased to a recessive level. Once the thermal shutdown condition is cleared and the junction temperature drops below the thermal shutdown temperature the driver will be reactivated and resume normal operation. During a thermal shutdown the receiver to R pin path remains operational. #### 10.4 Device Functional Modes The R<sub>S</sub> pin (Pin 8) of the SN65HVD230 and SN65HVD231 provides three different modes of operation: high-speed mode, slope-control mode, and low-power mode. #### 10.4.1 High-Speed Mode The high-speed mode can be selected by applying a logic low to the R<sub>S</sub> pin (pin 8). The high-speed mode of operation is commonly employed in industrial applications. High-speed allows the output to switch as fast as possible with no internal limitation on the output rise and fall slopes. If the high speed transitions are a concern for emissions performance slope control mode can be used. If both high speed mode and the low-power standby mode is to be used in the application, direct connection to a $\mu$ P, MCU or DSP general purpose output pin can be used to switch between a logic-low level (< 1.2 V) for high speed operation, and the logic-high level (> 0.75 V<sub>CC</sub>) for standby. Figure 30 shows a typical DSP connection, and Figure 31 shows the HVD230 driver output signal in high-speed mode on the CAN bus. Figure 30. R<sub>S</sub> (Pin 8) Connection to a TMS320LF2406/07 for High Speed/Standby Operation # **Device Functional Modes (continued)** Figure 31. Typical High Speed SN65HVD230 Output Waveform into a 60-Ω Load #### 10.4.2 Slope Control Mode Electromagnetic compatibility is essential in many applications while still making use of unshielded twisted pair bus cable to reduce system cost. Slope control mode was added to the SN65HVD230 and SN65HVD231 devices to reduce the electromagnetic interference produced by the rise and fall times of the driver and resulting harmonics. These rise and fall slopes of the driver outputs can be adjusted by connecting a resistor from $R_S$ (pin 8) to ground or to a logic low voltage, as shown in Figure 32. The slope of the driver output signal is proportional to the pin's output current. This slope control is implemented with an external resistor value of 10 k $\Omega$ to achieve a ~15 V/ $\mu$ s slew rate, and up to 100 k $\Omega$ to achieve a ~2.0 V/ $\mu$ s slew rate as displayed in Figure 33. Figure 32. Slope Control/Standby Connection to a DSP # **Device Functional Modes (continued)** Figure 33. HVD230 Driver Output Signal Slope vs Slope Control Resistance Value #### 10.4.3 Standby Mode (Listen Only Mode) of the HVD230 If a logic high (> 0.75 $V_{CC}$ ) is applied to $R_S$ (pin 8) in Figure 30 and Figure 32, the circuit of the SN65HVD230 enters a low-current, *listen only* standby mode, during which the driver is switched off and the receiver remains active. In this *listen only* state, the transceiver is completely passive to the bus. It makes no difference if a slope control resistor is in place as shown in Figure 32. The $\mu P$ can reverse this low-power standby mode when the rising edge of a dominant state (bus differential voltage > 900 mV typical) occurs on the bus. The $\mu P$ , sensing bus activity, reactivates the driver circuit by placing a logic low (< 1.2 V) on $R_S$ (pin 8). #### 10.4.4 The Babbling Idiot Protection of the HVD230 Occasionally, a runaway CAN controller unintentionally sends messages that completely tie up the bus (what is referred to in CAN jargon as a babbling idiot). When this occurs, the $\mu$ P, MCU or DSP can engage the *listen-only* standby mode of the transceiver to disable the driver and release the bus, even when access to the CAN controller has been lost. When the driver circuit is deactivated, its outputs default to a high-impedance state (recessive). # 10.4.5 Sleep Mode of the HVD231 The unique difference between the SN65HVD230 and the SN65HVD231 is that both driver and receiver are switched off in the SN65HVD231 when a logic high is applied to $R_S$ (pin 8). The device remains in a very low power-sleep mode until the circuit is reactivated with a logic low applied to $R_S$ (pin 8). While in this sleep mode, the bus-pins are in a high-impedance state, while the D and R pins default to a logic high. #### 10.4.6 Summary of Device Operating Modes Table 2 shows a summary of the operating modes for the SN65HVD230 and SN65HVD231. Please note that the SN65HVD232 is a basic CAN transceiver has only the normal high speed mode of operation; pins 5 and 8 are no connection (NC). # **Device Functional Modes (continued)** # Table 2. SN65HVD230 and SN65HVD231 Operating Modes | R <sub>S</sub> Pin | | MODE | DRIVER | RECEIVER | RXD Pin | |-----------------------------------------------------------|---------------------|-----------------------------|------------------------------------|----------------|----------------------------------| | LOW, V <sub>(Rs)</sub> < 1.2 V, strong pull down to GND | High Speed Mode | | Enabled (ON) High<br>Speed | Enabled (ON) | Mirrors Bus State <sup>(1)</sup> | | LOW, $V_{(Rs)}$ < 1.2 V, 10 kΩ to 100 kΩ pull down to GND | Slope Control Mode | | Enabled (ON) with<br>Slope Control | Enabled (ON) | Mirrors Bus State | | HIGH, V <sub>(Rs)</sub> > 0.75 V <sub>CC</sub> | Low Current<br>Mode | SN65HVD230: Standby<br>Mode | Disabled (OFF) | Enabled (ON) | Mirrors Bus State | | | | SN65HVD231: Sleep Mode | | Disabled (OFF) | High | <sup>(1)</sup> Mirrors bus state: low if CAN bus is dominant, high if CAN bus is recessive. #### Table 3. SN65HVD230 and SN65HVD231 Driver Functions | DRIVER (SN65HVD230, SN65HVD231) <sup>(1)</sup> | | | | | | | | |------------------------------------------------|----------------------------------------------------|------|------|-----------|--|--|--| | INDUT D | В | OUT | PUTS | DUO 07475 | | | | | INPUT D | R <sub>S</sub> | CANH | CANL | BUS STATE | | | | | L | V <sub>(Rs)</sub> < 1.2 V (including 10 | Н | L | Dominant | | | | | Н | $k\dot{\Omega}$ to 100 $k\Omega$ pull down to GND) | Z | Z | Recessive | | | | | Open | X | Z | Z | Recessive | | | | | X | $V_{(Rs)} > 0.75 V_{CC}$ | Z | Z | Recessive | | | | <sup>(1)</sup> H = high level; L = low level; X = irrelevant; ? = indeterminate; Z = high impedance #### Table 4. SN65HVD230 Receiver Functions | RECEIVER (SN65HVD230) <sup>(1)</sup> | | | | | | |--------------------------------------|----------------|----------|--|--|--| | DIFFERENTIAL INPUTS | R <sub>S</sub> | OUTPUT R | | | | | V <sub>ID</sub> ≥ 0.9 V | X | L | | | | | 0.5 V < V <sub>ID</sub> < 0.9 V | X | ? | | | | | V <sub>ID</sub> ≤ 0.5 V | X | Н | | | | | Open | X | Н | | | | <sup>(1)</sup> H = high level; L = low level; X = irrelevant; ? = indeterminate #### Table 5. SN65HVD231 Receiver Functions | RECEIVER (SN65HVD231) <sup>(1)</sup> | | | | | | | |---------------------------------------------|-----------------------------------------------------------------|---|--|--|--|--| | DIFFERENTIAL INPUTS R <sub>S</sub> OUTPUT F | | | | | | | | V <sub>ID</sub> ≥ 0.9 V | | L | | | | | | 0.5 V < V <sub>ID</sub> < 0.9 V | $V_{(Rs)}$ < 1.2 V (including 10 kΩ to 100 kΩ pull down to GND) | ? | | | | | | V <sub>ID</sub> ≤ 0.5 V | down to cive) | Н | | | | | | X | V <sub>(Rs)</sub> > 0.75 V <sub>CC</sub> | Н | | | | | | X | 1.2 V < V <sub>(Rs)</sub> < 0.75 V <sub>CC</sub> | ? | | | | | | Open | X | Н | | | | | <sup>(1)</sup> H = high level; L = low level; X = irrelevant; ? = indeterminate ZHCSDL3O -MARCH 2001-REVISED APRIL 2018 Н | RECEIVER (SN65HVD232) <sup>(1)</sup> | | | | | | |--------------------------------------|---|--|--|--|--| | DIFFERENTIAL INPUTS OUTPUT R | | | | | | | V <sub>ID</sub> ≥ 0.9 V | L | | | | | | 0.5 V < V <sub>ID</sub> < 0.9 V | ? | | | | | | V <sub>ID</sub> ≤ 0.5 V | Н | | | | | Table 6. SN65HVD232 Receiver Functions (1) H = high level; L = low level; X = irrelevant; ? = indeterminate Open # Table 7. SN65HVD232 Driver Functions | DRIVER (SN65HVD232) <sup>(1)</sup> | | | | | | | |------------------------------------|------|-----------|-----------|--|--|--| | INDUT D | OUTI | BUS STATE | | | | | | INPUT D | CANH | CANL | BUSSIAIE | | | | | L | Н | L | Dominant | | | | | Н | Z | Z | Recessive | | | | | Open | Z | Z | Recessive | | | | (1) H = high level; L = low level; Z = high impedance # 11 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 11.1 Application Information This application section provides information concerning the implementation of the physical medium attachment layer in a CAN network according to the ISO 11898 standard. It presents a typical application circuit and test results, as well as discussions on slope control, total loop delay, and interoperability in 5-V CAN systems. #### 11.1.1 CAN Bus States The CAN bus has two states during powered operation of the device; *dominant* and *recessive*. A dominant bus state is when the bus is driven differentially, corresponding to a logic low on the D and R pin. A recessive bus state is when the bus is biased to $V_{CC}$ / 2 via the high-resistance internal resistors $R_I$ and $R_{Diff}$ of the receiver, corresponding to a logic high on the D and R pins. See Figure 34 and Figure 35. Figure 34. CAN Bus States (Physical Bit Representation) Figure 35. Simplified Recessive Common Mode Bias and Receiver # 11.2 Typical Application Figure 36 illustrates a typical application of the SN65HVD23x family. The output of the host $\mu P$ 's CAN controller (TXD) is connected to the transceivers driver input, pin D, and the transceivers receiver output, pin R, is connected to the input of the CAN controller (RXD). The transceiver is attached to the differential bus lines at pins CANH and CANL. Typically, the bus is a twisted pair of wires with a characteristic impedance of 120 $\Omega$ , in the standard half-duplex multipoint topology of Figure 37. Each end of the bus is terminated with 120 $\Omega$ resistors in compliance with the standard to minimize signal reflections on the bus. Figure 36. Details of a Typical CAN Node Figure 37. Typical CAN Network # 11.2.1 Design Requirements # 11.2.1.1 CAN Termination The ISO11898 standard specifies the interconnect to be a single twisted pair cable (shielded or unshielded) with 120 $\Omega$ characteristic impedance ( $Z_0$ ). Resistors equal to the characteristic impedance of the line should be used to terminate both ends of the cable to prevent signal reflections. Unterminated drop lines (stubs) connecting nodes to the bus should be kept as short as possible to minimize signal reflections. The termination may be on the cable or in a node, but if nodes may be removed from the bus the termination must be carefully placed so that it is not removed from the bus. Figure 38. Typical CAN Bus Termination is typically a 120 $\Omega$ resistor at each end of the bus. If filtering and stabilization of the common mode voltage of the bus is desired, then split termination may be used (see Figure 39). Split termination utilizes two $60\Omega$ resistors with a capacitor in the middle of these resistors to ground. Split termination improves the electromagnetic emissions behavior of the network by eliminating fluctuations in the bus common mode voltages at the start and end of message transmissions. Care should be taken in the power ratings of the termination resistors used. Typically the worst case condition would be if the system power supply was shorted across the termination resistance to ground. In most cases the current flow through the resistor in this condition would be much higher than the transceiver's current limit. Figure 39. CAN Bus Termination Concepts #### 11.2.1.2 Loop Propagation Delay Transceiver loop delay is a measure of the overall device propagation delay, consisting of the delay from the driver input (D pin) to the differential outputs (CANH and CANL pins), plus the delay from the receiver inputs (CANH and CANL) to its output (R pin). A typical loop delay for the SN65HVD230 transceiver is displayed in Figure 40. This loop delay will increase as the slope of the driver output is slowed during slope control mode. This increased loop delay means that there is a tradeoff between the total bus length able to be used and the driver's output slope used via the slope control pin of the device. For example, the loop delay for a 10-k $\Omega$ resistor from the R<sub>S</sub> pin to ground is ~100 ns, and the loop delay for a 100-k $\Omega$ resistor is ~500 ns. Therefore, if we use the following rule-of-thumb that the propagation delay of typical twisted pair bus cable is 5 ns/m, we can calculate an approximate cable length trade-off between normal high-speed mode and slope control mode with a 100-k $\Omega$ resistor. Using typical values, the loop delay for a recessive to dominant bit with R<sub>S</sub> tied directly to ground is 70ns, and with a 100-k $\Omega$ resistor is 535 ns. At 5ns/m of propagation delay, which you have to count in both directions the difference is 46.5 meters (535-70)/(2\*5). Another option to improving the elctromagnetic emissions of the device besides slowing down the edge rates of the driver in slope control mode is using quality shielded bus cabling. Figure 40. 70.7-ns Loop Delay Through the HVD230 With $R_S = 0$ #### 11.2.1.3 Bus Loading, Length and Number of Nodes The ISO11898 Standard specifies up to 1 Mbps data rate, maximum bus length of 40 meters, maximum drop line (stub) length of 0.3 meters and a maximum of 30 nodes. However, with careful network design, the system may have longer cables, longer stub lengths, and many more nodes. Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO11898 standard. They have made system level trade-offs for data rate, cable length, and parasitic loading of the bus. Examples of some of these specifications are ARINC825, CANopen, CAN Kingdom, DeviceNet and NMEA200. A high number of nodes requires a transceiver with high input impedance and wide common mode range such as the SN65HVD23x CAN family. ISO11898-2 specifies the driver differential output with a 60 $\Omega$ load (two 120 $\Omega$ termination resistors in parallel) and the differential output must be greater than 1.5 V. The SN65HVD23x devices are specified to meet the 1.5 V requirement with a 60 $\Omega$ load, and additionally specified with a differential output voltage minimum of 1.2 V across a common mode range of -2 V to 7 V via a 167 $\Omega$ coupling network. This network represents the bus loading of 120 SN65HVD23x transceivers based on their minimum differential input resistance of 40 k $\Omega$ . Therefore, the SN65HVD23x supports up to 120 transceivers on a single bus segment with margin to the 1.2 V minimum differential input voltage requirement at each node. For CAN network design, margin must be given for signal loss across the system and cabling, parasitic loadings, network imbalances, ground offsets and signal integrity thus a practical maximum number of nodes may be lower. Bus length may also be extended beyond the original ISO11898 standard of 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1 km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate. This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO11898 CAN standard. In using this flexibility comes the responsibility of good network design. #### 11.2.2 Detailed Design Procedure The following system level considerations should be looked at when designing your application. There are tradeoffs between the total number of nodes, the length of the bus, and the slope of the driver output that need to be evaluated when building up a system #### 11.2.2.1 Transient Protection Typical applications that use CAN will sometime require some form of ESD, burst, or surge protection performance at the system level. If these requirements are higher than those of the device some form of external protection may be needed to shield the transceiver against these high power transients that can cause damage. Transient voltage suppressor (TVS) are very commonly used and can help clamp the amount of energy that reaches the transceiver. #### 11.2.2.2 Transient Voltage Suppressors Transient voltage suppressors are the preferred protection components for CAN bus applications due to their low capacitance, fast response times and high peak power dissipation limits. The low bus capacitance allows these devices to be used at many, if not all, nodes on the network without having to reduce the data rate. The quick response times in the order of a few picoseconds enable these devices to clamp the energy of very fast transients like ESD and EFT. Lastly, the high peak power ratings enable these devices to handle high energy surge pulses without being damaged. #### 11.2.3 Application Curve Typical driver output waveforms from a pulse input signal with different slope control resistances are displayed in Figure 41. The top waveform show the typical differential signal when transitioning from a recessive level to a dominant level on the CAN bus with RS tied to GND through a zero ohm resistor. The second waveform shows the same signal for the condition with a 10k ohm resistor tied from $R_S$ to ground. The bottom waveform shows the typical differential signal for the case where a 100k ohm resistor is tied from the $R_S$ pin to ground. Figure 41. Typical SN65HVD230 250-kbps Output Pulse Waveforms With Slope Control # 11.3 System Example # 11.3.1 ISO 11898 Compliance of SN65HVD23x Family of 3.3 V CAN Transceivers #### 11.3.1.1 Introduction Many users value the low power consumption of operating their CAN transceivers from a 3.3 V supply. However, some are concerned about the interoperability with 5 V supplied transceivers on the same bus. This report analyzes this situation to address those concerns. #### 11.3.1.2 Differential Signal CAN is a differential bus where complementary signals are sent over two wires and the voltage difference between the two wires defines the logical state of the bus. The differential CAN receiver monitors this voltage difference and outputs the bus state with a single-ended output signal. # System Example (continued) Figure 42. Typical SN65HVD230 Differential Output Voltage Waveform The CAN driver creates the differential voltage between CANH and CANL in the dominant state. The dominant differential output of the SN65HVD23x is greater than 1.5 V and less than 3 V across a 60 ohm load as defined by the ISO 11898 standard. These are the same limiting values for 5 V supplied CAN transceivers. Typically, the bus termination resistors drive the bus back to the recessive bus state and not the CAN driver. A CAN receiver is required to output a recessive state when less than 500 mV of differential voltage exists on the bus, and a dominant state when more than 900 mV of differential voltage exists on the bus. The CAN receiver must do this with common-mode input voltages from -2 V to 7 volts per the ISO 11898-2 standard. The SN65HVD23x family receivers meet these same input specifications as 5 V supplied receivers. #### 11.3.1.2.1 Common Mode Signal A common-mode signal is an average voltage of the two signal wires that the differential receiver rejects. The common-mode signal comes from the CAN driver, ground noise, and coupled bus noise. Since the bias voltage of the recessive state of the device is dependent on $V_{CC}$ , any noise present or variation of $V_{CC}$ will have an effect on this bias voltage seen by the bus. The SN65HVD23x family has the recessive bias voltage set higher than $0.5^*V_{CC}$ to comply with the ISO 11898-2 CAN standard which states that the recessive bias voltage must be between 2 V and 3 V. The caveat to this is that the common mode voltage will drop by a couple hundred millivolts when driving a dominant bit on the bus. This means that there is a common mode shift between the dominant bit and recessive bit states of the device. While this is not ideal, this small variation in the driver common-mode output is rejected by differential receivers and does not effect data, signal noise margins or error rates. #### 11.3.1.3 Interoperability of 3.3-V CAN in 5-V CAN Systems The 3.3 V supplied SN65HVD23x family of CAN transceivers are fully compatible with 5 V CAN transceivers. The differential output voltage is the same, the recessive common mode output bias is the same, and the receivers have the same input specifications. The only difference is in the dominant common mode output voltage is lower in 3.3 V CAN transceivers than with 5 V supplied transceiver (by a few hundred millivolts). To help ensure the widest interoperability possible, the SN65HVD23x family has successfully passed the internationally recognized GIFT ICT conformance and interoperability testing for CAN transceivers which is shown in . Electrical interoperability does not always assure interchangeability however. Most implementers of CAN buses recognize that ISO 11898 does not sufficiently specify the electrical layer and that strict standard compliance alone does not ensure full interchangeability. This comes only with thorough equipment testing. # System Example (continued) Figure 43. 3.3-V and 5-V CAN Transceiver System Testing # 12 Power Supply Recommendations The SN65HVD23x 3.3 V CAN transceivers provide the interface between the 3.3 V $\mu$ Ps, MCUs and DSPs and the differential bus lines, and are designed to transmit data at signaling rates up to 1 Mbps as defined by the ISO 11898 standard. To ensure reliable operation at all data rates and supply voltages, the $V_{CC}$ supply pin of each CAN transceiver should be decoupled with a 100-nF ceramic capacitor located as close to the $V_{CC}$ and GND pins as possible. The TPS76333 is a linear voltage regulator suitable for supplying the 3.3-V supply. # 13 Layout # 13.1 Layout Guidelines In order for the PCB design to be successful, start with design of the protection and filtering circuitry. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3 MHz to 3 GHz, high frequency layout techniques must be applied during PCB design. On chip IEC ESD protection is good for laboratory and portable equipment but is usually not sufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices at the bus connectors. Placement at the connector also prevents these harsh transient events from propagating further into the PCB and system. Use $V_{CC}$ and ground planes to provide low inductance. Note: high frequency current follows the path of least inductance and not the path of least resistance. Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device. An example placement of the Transient Voltage Suppression (TVS) device indicated as D1 (either bi-directional diode or varistor solution) and bus filter capacitors C8 and C9 are shown in . The bus transient protection and filtering components should be placed as close to the bus connector, J1, as possible. This prevents transients, ESD and noise from penetrating onto the board and disturbing other devices. Bus termination: Figure 44 shows split termination. This is where the termination is split into two resistors, R7 and R8, with the center or split tap of the termination connected to ground via capacitor C7. Split termination provides common mode filtering for the bus. When termination is placed on the board instead of directly on the bus, care must be taken to ensure the terminating node is not removed from the bus as this will cause signal integrity issues of the bus is not properly terminated on both ends. See the application section for information on power ratings needed for the termination resistor(s). Bypass and bulk capacitors should be placed as close as possible to the supply pins of transceiver, examples C2, C3 ( $V_{CC}$ ). Use at least two vias for $V_{CC}$ and ground connections of bypass capacitors and protection devices to minimize trace and via inductance. To limit current of digital lines, serial resistors may be used. Examples are R1, R2, R3 and R4. To filter noise on the digital IO lines, a capacitor may be used close to the input side of the IO as shown by C1 and C4. Since the internal pull up and pull down biasing of the device is weak for floating pins, an external 1k to 10k ohm pull-up or down resistor should be used to bias the state of the pin more strongly against noise during transient events. Pin 1: If an open drain host processor is used to drive the D pin of the device an external pull-up resistor between 1k and 10k ohms should be used to drive the recessive input state of the device (R1). Pin 8: is shown assuming the mode pin, RS, will be used. If the device will only be used in normal mode or slope control mode, R3 is not needed and the pads of C4 could be used for the pull down resistor to GND. Pin 5 in is shown for the SN65HVD230 and SN65HVD231 devices which have a $V_{ref}$ output voltage reference. If used, this pin should be tied to the common mode point of the split termination. If this feature is not used, the pin can be left floating. For the SN65HVD232, pins 5 and 8 are no connect (NC) pin. This means that the pins are not internally connected and can be left floating. # 13.2 Layout Example Figure 44. SN65HVD23x Board Layout # 14 器件和文档支持 #### 14.1 相关链接 下表列出了快速访问链接。类别包括技术文档、支持和社区资源、工具和软件以及申请样片或购买产品的快速访问链接。 表 8. 相关链接 | 器件 | 产品文件夹 | 样片与购买 | 技术文档 | 工具和软件 | 支持和社区 | |------------|-------|-------|------|-------|-------| | SN65HVD230 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | SN65HVD231 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | | SN65HVD232 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | 单击此处 | ### 14.2 接收文档更新通知 要接收文档更新通知,请导航至 Tl.com.cn 上的器件产品文件夹。单击右上角的通知我进行注册,即可每周接收产品信息更改摘要。有关更改的详细信息,请查看任何已修订文档中包含的修订历史记录。 #### 14.3 社区资源 下列链接提供到 TI 社区资源的连接。链接的内容由各个分销商"按照原样"提供。这些内容并不构成 TI 技术规范,并且不一定反映 TI 的观点;请参阅 TI 的 《使用条款》。 TI E2E™ 在线社区 TI 的工程师对工程师 (E2E) 社区。此社区的创建目的在于促进工程师之间的协作。在 e2e.ti.com 中,您可以咨询问题、分享知识、拓展思路并与同行工程师一道帮助解决问题。 设计支持 TI 参考设计支持 可帮助您快速查找有帮助的 E2E 论坛、设计支持工具以及技术支持的联系信息。 #### 14.4 商标 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 14.5 静电放电警告 这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。 #### 14.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 15 机械、封装和可订购信息 以下页面包含机械、封装和可订购信息。这些信息是指定器件的最新可用数据。数据如有变更,恕不另行通知,且不会对此文档进行修订。如需获取此数据表的浏览器版本,请参阅左侧的导航栏。 5-Apr-2018 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | <b>Device Marking</b> | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|-----------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN65HVD230D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP230 | Samples | | SN65HVD230DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP230 | Samples | | SN65HVD230DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP230 | Samples | | SN65HVD230DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP230 | Samples | | SN65HVD231D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP231 | Samples | | SN65HVD231DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP231 | Samples | | SN65HVD231DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP231 | Samples | | SN65HVD231DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP231 | Samples | | SN65HVD232D | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP232 | Samples | | SN65HVD232DG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP232 | Samples | | SN65HVD232DR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP232 | Samples | | SN65HVD232DRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VP232 | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: Til defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". # PACKAGE OPTION ADDENDUM 5-Apr-2018 **Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Apr-2018 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN65HVD230DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | SN65HVD231DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | SN65HVD232DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 30-Apr-2018 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | SN65HVD230DR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | SN65HVD231DR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | | SN65HVD232DR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. #### 重要声明 德州仪器 (TI) 公司有权按照最新发布的 JESD46 对其半导体产品和服务进行纠正、增强、改进和其他修改,并不再按最新发布的 JESD48 提供任何产品和服务。买方在下订单前应获取最新的相关信息,并验证这些信息是否完整且是最新的。 TI 公布的半导体产品销售条款 (http://www.ti.com/sc/docs/stdterms.htm) 适用于 TI 已认证和批准上市的已封装集成电路产品的销售。另有其他条款可能适用于其他类型 TI 产品及服务的使用或销售。 复制 TI 数据表上 TI 信息的重要部分时,不得变更该等信息,且必须随附所有相关保证、条件、限制和通知,否则不得复制。TI 对该等复制文件不承担任何责任。第三方信息可能受到其它限制条件的制约。在转售 TI 产品或服务时,如果存在对产品或服务参数的虚假陈述,则会失去相关 TI 产品或服务的明示或暗示保证,且构成不公平的、欺诈性商业行为。TI 对此类虚假陈述不承担任何责任。 买方和在系统中整合 TI 产品的其他开发人员(总称"设计人员")理解并同意,设计人员在设计应用时应自行实施独立的分析、评价和判断,且应全权负责并确保应用的安全性,及设计人员的应用(包括应用中使用的所有 TI 产品)应符合所有适用的法律法规及其他相关要求。设计人员就自己设计的应用声明,其具备制订和实施下列保障措施所需的一切必要专业知识,能够 (1) 预见故障的危险后果,(2) 监视故障及其后果,以及 (3) 降低可能导致危险的故障几率并采取适当措施。设计人员同意,在使用或分发包含 TI 产品的任何应用前,将彻底测试该等应用和和该等应用所用 TI 产品的功能而设计。 TI 提供技术、应用或其他设计建议、质量特点、可靠性数据或其他服务或信息,包括但不限于与评估模块有关的参考设计和材料(总称"TI 资源"),旨在帮助设计人员开发整合了 TI 产品的 应用, 如果设计人员(个人,或如果是代表公司,则为设计人员的公司)以任何方式下载、访问或使用任何特定的 TI 资源,即表示其同意仅为该等目标,按照本通知的条款使用任何特定 TI 资源。 TI 所提供的 TI 资源,并未扩大或以其他方式修改 TI 对 TI 产品的公开适用的质保及质保免责声明;也未导致 TI 承担任何额外的义务或责任。TI 有权对其 TI 资源进行纠正、增强、改进和其他修改。除特定 TI 资源的公开文档中明确列出的测试外,TI 未进行任何其他测试。 设计人员只有在开发包含该等 TI 资源所列 TI 产品的 应用时,才被授权使用、复制和修改任何相关单项 TI 资源。但并未依据禁止反言原则或其他法理授予您任何TI知识产权的任何其他明示或默示的许可,也未授予您 TI 或第三方的任何技术或知识产权的许可,该等产权包括但不限于任何专利权、版权、屏蔽作品权或与使用TI产品或服务的任何整合、机器制作、流程相关的其他知识产权。涉及或参考了第三方产品或服务的信息不构成使用此类产品或服务的许可或与其相关的保证或认可。使用 TI 资源可能需要您向第三方获得对该等第三方专利或其他知识产权的许可。 TI 资源系"按原样"提供。TI 兹免除对资源及其使用作出所有其他明确或默认的保证或陈述,包括但不限于对准确性或完整性、产权保证、无屡发故障保证,以及适销性、适合特定用途和不侵犯任何第三方知识产权的任何默认保证。TI 不负责任何申索,包括但不限于因组合产品所致或与之有关的申索,也不为或对设计人员进行辩护或赔偿,即使该等产品组合已列于 TI 资源或其他地方。对因 TI 资源或其使用引起或与之有关的任何实际的、直接的、特殊的、附带的、间接的、惩罚性的、偶发的、从属或惩戒性损害赔偿,不管 TI 是否获悉可能会产生上述损害赔偿,TI 概不负责。 除 TI 己明确指出特定产品已达到特定行业标准(例如 ISO/TS 16949 和 ISO 26262)的要求外,TI 不对未达到任何该等行业标准要求而承担任何责任。 如果 TI 明确宣称产品有助于功能安全或符合行业功能安全标准,则该等产品旨在帮助客户设计和创作自己的 符合 相关功能安全标准和要求的应用。在应用内使用产品的行为本身不会 配有 任何安全特性。设计人员必须确保遵守适用于其应用的相关安全要求和 标准而设计。设计人员不可将任何 TI 产品用于关乎性命的医疗设备,除非已由各方获得授权的管理人员签署专门的合同对此类应用专门作出规定。关乎性命的医疗设备是指出现故障会导致严重身体伤害或死亡的医疗设备(例如生命保障设备、心脏起搏器、心脏除颤器、人工心脏泵、神经刺激器以及植入设备)。此类设备包括但不限于,美国食品药品监督管理局认定为 III 类设备的设备,以及在美国以外的其他国家或地区认定为同等类别设备的所有医疗设备。 TI 可能明确指定某些产品具备某些特定资格(例如 Q100、军用级或增强型产品)。设计人员同意,其具备一切必要专业知识,可以为自己的应用选择适合的 产品, 并且正确选择产品的风险由设计人员承担。设计人员单方面负责遵守与该等选择有关的所有法律或监管要求。 设计人员同意向 TI 及其代表全额赔偿因其不遵守本通知条款和条件而引起的任何损害、费用、损失和/或责任。 邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2018 德州仪器半导体技术(上海)有限公司