# **Non-Inverting 3-State Buffer** The NL17SZ125 is a high performance non-inverting buffer operating from a 1.65 V to 5.5 V supply. #### **Features** - Extremely High Speed: $t_{PD}$ 2.6 ns (typical) at $V_{CC} = 5.0 \text{ V}$ - Designed for 1.65 V to 5.5 V V<sub>CC</sub> Operation - Overvoltage Tolerant Inputs and Outputs - LVTTL Compatible Interface Capability With 5.0 V TTL Logic with $V_{CC}$ = 3.0 V - LVCMOS Compatible - 24 mA Balanced Output Sink and Source Capability - Near Zero Static Supply Current Substantially Reduces System Power Requirements - 3-State OE Input is Active-Low - Replacement for NC7SZ125 - Chip Complexity = 36 FETs - These Devices are Pb-Free and are RoHS Compliant - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable Figure 1. Pinout (Top View) Figure 2. Logic Symbol | PIN ASSIGNMENT | | | | | |----------------|-----------------|--|--|--| | 1 | ŌĒ | | | | | 2 | IN A | | | | | 3 | GND | | | | | 4 | OUT Y | | | | | 5 | V <sub>CC</sub> | | | | # ON Semiconductor® http://onsemi.com # MARKING DIAGRAMS SC-88A (SOT-353) DF SUFFIX CASE 419A SOT-553 XV5 SUFFIX CASE 463B TSOP-5 DT SUFFIX CASE 483 UDFN6 1.0 x 1.0 CASE 517BX M0 = Specific Device Code M = Date Code = Pb-Free Package (\*Note: Microdot may be in either location) \*Date Code orientation and/or position may vary depending upon manufacturing location. #### **FUNCTION TABLE** | OE Input | A Input | Y Output | |----------|---------|----------| | L | L | L | | L | Н | Н | | Н | Х | Z | X = Don't Care #### ORDERING INFORMATION See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. #### **MAXIMUM RATINGS** | Symbol | Parameter | Value | Units | |------------------|------------------------------------------------------------------------------------------------------|------------------------|-------| | V <sub>CC</sub> | DC Supply Voltage | -0.5 to +7.0 | V | | V <sub>IN</sub> | DC Input Voltage | -0.5 to +7.0 | V | | V <sub>OUT</sub> | DC Output Voltage | -0.5 to +7.0 | V | | I <sub>IK</sub> | DC Input Diode Current | -50 | mA | | lok | DC Output Diode Current | -50 | mA | | l <sub>OUT</sub> | DC Output Sink Current | ±50 | mA | | I <sub>CC</sub> | DC Supply Current per Supply Pin | ±100 | mA | | T <sub>STG</sub> | Storage Temperature Range | -65 to +150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds | 260 | °C | | TJ | Junction Temperature Under Bias | +150 | °C | | $\theta_{JA}$ | Thermal Resistance (Note 1) SC-88A/SOT-553 TSOP-5 | 350<br>230 | °C/W | | $P_{D}$ | Power Dissipation in Still Air at 85°C | 150 | mW | | MSL | Moisture Sensitivity | Level 1 | | | F <sub>R</sub> | Flammability Rating Oxygen Index: 28 to 34 | UL 94 V-0 @ 0.125 in | | | V <sub>ESD</sub> | ESD Withstand Voltage Human Body Model (Note 2) Machine Model (Note 3) Charged Device Model (Note 4) | > 2000<br>> 200<br>N/A | V | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1. Measured with minimum pad spacing on an FR4 board, using 10 mm-by-1 inch, 2 ounce copper trace with no air flow. - Tested to EIA/JESD22-A114-A. Tested to EIA/JESD22-A115-A. - 4. Tested to JESD22-C101-A. # **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Units | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|-------| | V <sub>CC</sub> | DC Supply Voltage | 1.65 | 5.5 | V | | V <sub>IN</sub> | DC Input Voltage | 0 | 5.5 | V | | V <sub>OUT</sub> | DC Output Voltage | 0 | 5.5 | V | | T <sub>A</sub> | Operating Temperature Range | -55 | +125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time V <sub>CC</sub> = 1.8 V ±0.15 V V <sub>CC</sub> = 2.5 V ±0.2 V V <sub>CC</sub> = 3.0 V ±0.3 V V <sub>CC</sub> = 5.0 V ±0.5 V | 0<br>0<br>0<br>0 | 20<br>20<br>10<br>5.0 | ns/V | # DEVICE JUNCTION TEMPERATURE VERSUS TIME TO 0.1% BOND FAILURES | Junction<br>Temperature °C | Time, Hours | Time, Years | |----------------------------|-------------|-------------| | 80 | 1,032,200 | 117.8 | | 90 | 419,300 | 47.9 | | 100 | 178,700 | 20.4 | | 110 | 79,600 | 9.4 | | 120 | 37,000 | 4.2 | | 130 | 17,800 | 2.0 | | 140 | 8,900 | 1.0 | Figure 3. Failure Rate vs. Time Junction Temperature # DC ELECTRICAL CHARACTERISTICS | | | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | -55°C ≤ T <sub>A</sub> ≤ 125°C | | | | | |------------------|-------------------------------------------------------------------|----------------------------------|---------------------------------------------|--------------------------------------|---------------------------------------------|---------------------------------------------|---------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Parameter | (V) | Min | Тур | Max | Min | Max | Units | Condition | | V <sub>IH</sub> | High-Level Input<br>Voltage | 1.65 to 1.95<br>2.3 to 5.5 | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | | | 0.75 V <sub>CC</sub><br>0.7 V <sub>CC</sub> | | ٧ | | | V <sub>IL</sub> | Low-Level Input<br>Voltage | 1.65 to 1.95<br>2.3 to 5.5 | | | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | | 0.25 V <sub>CC</sub><br>0.3 V <sub>CC</sub> | V | | | V <sub>OH</sub> | High-Level Output<br>Voltage<br>V <sub>IN</sub> = V <sub>IH</sub> | 1.65<br>1.8<br>2.3<br>3.0<br>4.5 | 1.55<br>1.7<br>2.2<br>2.9<br>4.4 | 1.65<br>1.8<br>2.3<br>3.0<br>4.5 | | 1.55<br>1.7<br>2.2<br>2.9<br>4.4 | | V | Ι <sub>ΟΗ</sub> = -100 μΑ | | | | 1.65<br>2.3<br>3.0<br>3.0<br>4.5 | 1.29<br>1.9<br>2.4<br>2.3<br>3.8 | 1.52<br>2.15<br>2.80<br>2.68<br>4.20 | | 1.29<br>1.9<br>2.4<br>2.3<br>3.8 | | V | $\begin{split} I_{OH} &= -4 \text{ mA} \\ I_{OH} &= -8 \text{ mA} \\ I_{OH} &= -16 \text{ mA} \\ I_{OH} &= -24 \text{ mA} \\ I_{OH} &= -32 \text{ mA} \end{split}$ | | V <sub>OL</sub> | Low-Level Output<br>Voltage<br>V <sub>IN</sub> = V <sub>IL</sub> | 1.65<br>1.8<br>2.3<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1<br>0.1<br>0.1 | V | Ι <sub>ΟL</sub> = 100 μΑ | | | | 1.65<br>2.3<br>3.0<br>3.0<br>4.5 | | 0.08<br>0.10<br>0.15<br>0.22<br>0.22 | 0.24<br>0.30<br>0.40<br>0.55<br>0.55 | | 0.24<br>0.30<br>0.40<br>0.55<br>0.55 | V | $\begin{split} I_{OL} &= 4 \text{ mA} \\ I_{OL} &= 8 \text{ mA} \\ I_{OL} &= 16 \text{ mA} \\ I_{OL} &= 24 \text{ mA} \\ I_{OL} &= 32 \text{ mA} \end{split}$ | | I <sub>IN</sub> | Input Leakage Current | 0 to 5.5 | | | ±0.1 | | ±1.0 | μΑ | V <sub>IN</sub> = 5.5 V or GND | | I <sub>OZ</sub> | 3-State Output<br>Leakage | 1.65 to 5.5 | | | ±0.5 | | ±5.0 | μΑ | $\begin{aligned} V_{IN} &= V_{IH} \text{ or } V_{IL} \\ 0 V &\leq V_{OUT} \leq 5.5 V \end{aligned}$ | | l <sub>OFF</sub> | Power Off Leakage<br>Current | 0 | | | 1.0 | | 10 | μΑ | V <sub>IN</sub> = 5.5 V or<br>V <sub>OUT</sub> = 5.5 V | | I <sub>CC</sub> | Quiescent Supply<br>Current | 5.5 | | | 1.0 | | 10 | μΑ | V <sub>IN</sub> = 5.5 V or GND | # AC ELECTRICAL CHARACTERISTICS ( $t_R = t_F = 3.0 \text{ ns}$ ) | | | | | Voc | V <sub>CC</sub> T <sub>A</sub> = 25°C | | -55°C ≤ T | <sub>A</sub> ≤ 125°C | | | |------------------|----------------------------------------|---------------------------------------------------------------------------|------------------------------------------------|---------------|---------------------------------------|-----|------------|----------------------|------------|-------| | Symbol | Parameter | Cond | ition | (V) | Min | Тур | Max | Min | Max | Units | | t <sub>PLH</sub> | Propagation Delay | $R_L = 1 M\Omega$ | C <sub>L</sub> = 15 pF | 1.8 ± 0.15 | 2.0 | 9.0 | 10 | 2.0 | 10.5 | ns | | t <sub>PHL</sub> | AN to YN<br>(Figures 4 and 5, Table 1) | $R_L = 1 M\Omega$ | C <sub>L</sub> = 15 pF | 2.5 ± 0.2 | 1.0 | | 7.5 | 1.0 | 8.0 | • | | | | $\begin{aligned} R_L &= 1 \ M\Omega \\ R_L &= 500 \ \Omega \end{aligned}$ | $C_L = 15 \text{ pF}$<br>$C_L = 50 \text{ pF}$ | 3.3 ± 0.3 | 0.8<br>1.2 | | 5.2<br>5.7 | 0.8<br>1.2 | 5.5<br>6.0 | | | | | $\begin{aligned} R_L &= 1 \ M\Omega \\ R_L &= 500 \ \Omega \end{aligned}$ | $C_L$ = 15 pF<br>$C_L$ = 50 pF | 5.0 ± 0.5 | 0.5<br>0.8 | | 4.5<br>5.0 | 0.5<br>0.8 | 4.8<br>5.3 | | | t <sub>PZH</sub> | Output Enable Time | R <sub>L</sub> = 250 Ω | C <sub>L</sub> = 50 pF | 1.8 ± 0.15 | 2.0 | 7.6 | 9.5 | 2.0 | 10 | ns | | t <sub>PZL</sub> | (Figures 6, 7and 8, Table 1) | | | 2.5 ± 0.2 | 1.8 | | 8.5 | 1.8 | 9.0 | • | | | | | 3.3 ± 0.3 | 1.2 | | 6.2 | 1.2 | 6.5 | | | | | | | | 5.0 ± 0.5 | 0.8 | | 5.5 | 0.8 | 5.8 | • | | t <sub>PHZ</sub> | Output Disable Time | R <sub>L</sub> and R <sub>1</sub> = 50 | 0 ΩC <sub>L</sub> = 50 pF | 1.8 ± 0.15 | 2.0 | 8.0 | 10 | 2.0 | 10.5 | ns | | t <sub>PLZ</sub> | (Figures 6, 7and 8, Table 1) | Figures 6, 7and 8, Table 1) | 2.5 ± 0.2 | 1.5 | | 8.0 | 1.5 | 8.5 | • | | | | | | | 3.3 ± 0.3 | 0.8 | | 5.7 | 0.8 | 6.0 | | | | | | | $5.0 \pm 0.5$ | 0.3 | | 4.7 | 0.3 | 5.0 | | #### **CAPACITIVE CHARACTERISTICS** | Symbol | Parameter | Condition | Typical | Units | |------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | $V_{CC} = 5.5 \text{ V}, V_I = 0 \text{ V or } V_{CC}$ | 2.5 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>CC</sub> = 5.5 V, V <sub>I</sub> = 0 V or V <sub>CC</sub> | 2.5 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance (Note 5) | 10 MHz, $V_{CC}$ = 3.3 V, $V_{I}$ = 0 V or $V_{CC}$ 10 MHz, $V_{CC}$ = 5.5 V, $V_{I}$ = 0 V or $V_{CC}$ | 9<br>11 | pF | <sup>5.</sup> $C_{PD}$ is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: $I_{CC(OPR)} = C_{PD} \bullet V_{CC} \bullet f_{in} + I_{CC}$ . $C_{PD}$ is used to determine the no–load dynamic power consumption; $P_D = C_{PD} \bullet V_{CC}^2 \bullet f_{in} + I_{CC} \bullet V_{CC}$ . Figure 4. Switching Waveform \*Includes all probe and jig capacitance. A 1 MHz square input wave is recommended for propagation delay tests. Figure 5. $t_{\text{PLH}}$ or $t_{\text{PHL}}$ A 1 MHz square input wave is recommended for propagation delay tests. INPUT $V_{CC}$ $C_{L} = 50 \text{ pF}$ $R_{L} = 250 \Omega$ A 1 MHz square input wave is recommended for propagation delay tests. Figure 6. t<sub>PZL</sub> or t<sub>PLZ</sub> Figure 7. t<sub>PZH</sub> or t<sub>PHZ</sub> Figure 8. AC Output Enable and Disable Waveform Table 1. OUTPUT ENABLE AND DISABLE TIMES $t_R$ = $t_F$ = 2.5 ns, 10% to 90%; f = 1 MHz; $t_W$ = 500 ns | | V <sub>CC</sub> | | | | | | | |-----------------|-----------------|-------|--------------------|--|--|--|--| | Symbol | 3.3 V ± 0.3 V | 2.7 V | 2.5 V ± 0.2 V | | | | | | V <sub>mi</sub> | 1.5 V | 1.5 V | V <sub>CC/</sub> 2 | | | | | | V <sub>mo</sub> | 1.5 V | 1.5 V | V <sub>CC/</sub> 2 | | | | | # **DEVICE ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |------------------|---------------------------------------|-----------------------| | NL17SZ125DFT2G | SC-88A (SOT-353)<br>(Pb-Free) | 3000 / Tape & Reel | | NLV17SZ125DFT2G* | SC-88A (SOT-353)<br>(Pb-Free) | 3000 / Tape & Reel | | NL17SZ125XV5T2G | SOT-553<br>(Pb-Free) | 4000 / Tape & Reel | | NL17SZ125DTT1G | TSOP-5<br>(Pb-Free) | 3000 / Tape & Reel | | NL17SZ125CMUTCG | UDFN6, 1.0 x 1.0 x 0.35P<br>(Pb-Free) | 3000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. \*NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable. # **PACKAGE DIMENSIONS** # SC-88A (SC-70-5/SOT-353) CASE 419A-02 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. 419A-01 OBSOLETE. NEW STANDARD 419A-02. 4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. | | INC | HES | MILLIMETERS | | | |-----|-----------|-------|-------------|------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.071 | 0.087 | 1.80 | 2.20 | | | В | 0.045 | 0.053 | 1.15 | 1.35 | | | C | 0.031 | 0.043 | 0.80 | 1.10 | | | D | 0.004 | 0.012 | 0.10 | 0.30 | | | G | 0.026 | BSC | 0.65 BSC | | | | Н | | 0.004 | | 0.10 | | | J | 0.004 | 0.010 | 0.10 | 0.25 | | | K | 0.004 | 0.012 | 0.10 | 0.30 | | | N | 0.008 REF | | 0.20 | REF | | | S | 0.079 | 0.087 | 2.00 | 2.20 | | # **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. # **PACKAGE DIMENSIONS** #### **SOT-553, 5 LEAD** CASE 463B **ISSUE B** NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETERS 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. | | MILLIMETERS | | | INCHES | | | |-----|-------------|------|------|--------|-----------|-------| | DIM | MIN | NOM | MAX | MIN | MOM | MAX | | Α | 0.50 | 0.55 | 0.60 | 0.020 | 0.022 | 0.024 | | b | 0.17 | 0.22 | 0.27 | 0.007 | 0.009 | 0.011 | | C | 0.08 | 0.13 | 0.18 | 0.003 | 0.005 | 0.007 | | D | 1.50 | 1.60 | 1.70 | 0.059 | 0.063 | 0.067 | | Е | 1.10 | 1.20 | 1.30 | 0.043 | 0.047 | 0.051 | | е | 0.50 BSC | | | | 0.020 BSC | | | L | 0.10 | 0.20 | 0.30 | 0.004 | 0.008 | 0.012 | | HE | 1.50 | 1.60 | 1.70 | 0.059 | 0.063 | 0.067 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **PACKAGE DIMENSIONS** #### TSOP-5 CASE 483-02 **ISSUE H** #### NOTES: - DIMENSIONING AND TOLERANCING PER - DIMENSIONING AND TOLEHANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. - OF BASE MATERIAL. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. OPTIONAL CONSTRUCTION: AN ADDITIONAL TRIMMED LEAD IS ALLOWED IN THIS LOCATION. TRIMMED LEAD NOT TO EXTEND MORE THAN 0.2 FROM BODY. | | MILLIMETERS | | |-----|-------------|------| | DIM | MIN | MAX | | Α | 3.00 BSC | | | В | 1.50 BSC | | | С | 0.90 | 1.10 | | D | 0.25 | 0.50 | | G | 0.95 BSC | | | Н | 0.01 | 0.10 | | ۲ | 0.10 | 0.26 | | K | 0.20 | 0.60 | | L | 1.25 | 1.55 | | М | 0° | 10° | | S | 2.50 | 3.00 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative