# 2.5V to 6.0V Micropower CMOS Op Amp ## **Features** - Low Input Offset Voltage: 250 µV (maximum) - · Rail-to-Rail Output - Low Input Bias Current: 80 pA (maximum at +85°C) - Low Quiescent Current: 25 μA (maximum) - Power Supply Voltage: 2.5V to 6.0V - · Unity-Gain Stable - Chip Select (CS) Capability: MCP608 - Industrial Temperature Range: -40°C to +85°C - · No Phase Reversal - · Available in Single, Dual and Quad Packages # **Typical Applications** - · Battery Power Instruments - · High-Impedance Applications - · Strain Gauges - · Medical Instruments - · Test Equipment ## **Design Aids** - SPICE Macro Models - FilterLab<sup>®</sup> Software - Mindi™ Circuit Designer & Simulator - · Analog Demonstration and Evaluation Boards - · Application Notes ## **Typical Application** ### **Description** The MCP606/7/8/9 family of operational amplifiers (op amps) from Microchip Technology Inc. are unity-gain stable with low offset voltage (250 $\mu V$ , maximum). Performance characteristics include rail-to-rail output swing capability and low input bias current (80 pA at +85°C, maximum). These features make this family of op amps well suited for single-supply, precision, high-impedance, battery-powered applications. The single is available in standard 8-lead PDIP, SOIC and TSSOP packages, as well as in a SO<u>T-2</u>3-5 package. The single MCP608 with Chip Select (CS) is offered in the standard 8-lead PDIP, SOIC and TSSOP packages. The dual MCP607 is offered in the standard 8-lead PDIP, SOIC and TSSOP packages. Finally, the quad MCP609 is offered in the standard 14-lead PDIP, SOIC and TSSOP packages. All devices are fully specified from -40°C to +85°C, with power supplies from 2.5V to 6.0V. # **Package Types** NOTES: # 1.0 ELECTRICAL CHARACTERISTICS # **Absolute Maximum Ratings †** | V <sub>DD</sub> – V <sub>SS</sub> | |-----------------------------------------------------------------------------------------------------------| | Current at Input Pins±2 mA | | Analog Inputs (V <sub>IN</sub> +, V <sub>IN</sub> -) †† $V_{SS}$ – 1.0V to $V_{DD}$ + 1.0V | | All Other Inputs and Outputs $V_{\mbox{\footnotesize SS}}$ – 0.3V to $V_{\mbox{\footnotesize DD}}$ + 0.3V | | Difference Input Voltage V <sub>DD</sub> - V <sub>SS</sub> | | Output Short Circuit CurrentContinuous | | Current at Output and Supply Pins±30 mA | | Storage Temperature65° C to +150° C | | Maximum Junction Temperature (T <sub>J</sub> )+150° C | | ESD Protection On All Pins (HBM; MM) $\geq 3$ kV; 200V | † Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. †† See Section 4.1.2 "Input Voltage and Current Limits". # DC CHARACTERISTICS | Electrical Characteristics: Unless $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD}/2$ , $R_L = 100$ | $k\Omega$ to $V_L$ , and | d CS is tied lov | v (refer to Fi | gure 1-2 and I | Figure 1 | -3). | |------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|----------------------|-----------------------|----------------|---------------------------------------------------------------------------------------------------| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | Input Offset | • | | | | • | <u> </u> | | Input Offset Voltage | Vos | -250 | _ | +250 | μV | | | Input Offset Drift with Temperature | $\Delta V_{OS}/\Delta T_{A}$ | _ | ±1.8 | _ | μV/°C | $T_A = -40$ °C to +85°C | | Power Supply Rejection Ratio | PSRR | 80 | 93 | _ | dB | | | Input Bias Current and Impedance | ) | | | | | | | Input Bias Current | I <sub>B</sub> | _ | 1 | _ | pА | | | At Temperature | I <sub>B</sub> | _ | _ | 80 | pА | $T_A = +85$ °C | | Input Offset Bias Current | Ios | _ | 1 | _ | pА | | | Common Mode Input Impedance | Z <sub>CM</sub> | _ | 10 <sup>13</sup> 6 | _ | $\Omega pF$ | | | Differential Input Impedance | Z <sub>DIFF</sub> | _ | 10 <sup>13</sup> 6 | _ | $\Omega pF$ | | | Common Mode | | | | | | | | Common Mode Input Range | $V_{CMR}$ | V <sub>SS</sub> - 0.3 | | V <sub>DD</sub> – 1.1 | V | CMRR ≥ 75 dB | | Common Mode Rejection Ratio | CMRR | 75 | 91 | _ | dB | $V_{DD} = 5V$ , $V_{CM} = -0.3V$ to 3.9V | | Open-Loop Gain | | | | | | | | DC Open-Loop Gain<br>(Large-signal) | A <sub>OL</sub> | 105 | 121 | _ | dB | $R_L = 25 \text{ k}\Omega \text{ to V}_L,$<br>$V_{OUT} = 50 \text{ mV to V}_{DD} - 50 \text{ mV}$ | | DC Open-Loop Gain<br>(Large-signal) | A <sub>OL</sub> | 100 | 118 | _ | dB | $R_L = 5 \text{ k}\Omega \text{ to V}_L,$<br>$V_{OUT} = 0.1 \text{V to V}_{DD} - 0.1 \text{V}$ | | Output | | | | | | | | Maximum Output Voltage Swing | $V_{OL}$ , $V_{OH}$ | V <sub>SS</sub> + 15 | _ | V <sub>DD</sub> – 20 | mV | $R_L = 25 \text{ k}\Omega \text{ to V}_L,$ 0.5V input overdrive | | | V <sub>OL</sub> , V <sub>OH</sub> | V <sub>SS</sub> + 45 | _ | V <sub>DD</sub> – 60 | mV | $R_L = 5 \text{ k}\Omega \text{ to } V_L,$<br>0.5V input overdrive | | Linear Output Voltage Range | V <sub>OUT</sub> | V <sub>SS</sub> + 50 | _ | V <sub>DD</sub> – 50 | mV | $R_L = 25 \text{ k}\Omega \text{ to } V_L,$<br>$A_{OL} \ge 105 \text{ dB}$ | | | V <sub>OUT</sub> | V <sub>SS</sub> + 100 | _ | V <sub>DD</sub> – 100 | mV | $R_L = 5 \text{ k}\Omega \text{ to } V_L,$<br>$A_{OL} \ge 100 \text{ dB}$ | | Output Short Circuit Current | I <sub>SC</sub> | _ | 7 | _ | mA | V <sub>DD</sub> = 2.5V | | | I <sub>SC</sub> | _ | 17 | _ | mA | V <sub>DD</sub> = 5.5V | | Power Supply | | . <u> </u> | | • | | | | Supply Voltage | $V_{DD}$ | 2.5 | _ | 6.0 | V | | | Quiescent Current per Amplifier | IQ | | 18.7 | 25 | μA | I <sub>O</sub> = 0 | Note 1: All parts with date codes November 2007 and later have been screened to ensure operation at V<sub>DD</sub> = 6.0V. However, the other minimum and maximum specifications are measured at 2.5V and 5.5V. ## **AC CHARACTERISTICS** Electrical Characteristics: Unless otherwise indicated, $V_{DD} = +2.5\underline{V}$ to +5.5V, $V_{SS} = GND$ , $T_A = +25$ °C, $V_{CM} = V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = V_{DD$ | V <sub>001</sub> ≈ V <sub>001</sub> 2, V <sub>1</sub> = V <sub>001</sub> 2, N <sub>1</sub> = 100 N <sub>2</sub> 2 to V <sub>1</sub> and O <sub>1</sub> = 00 p <sub>1</sub> , and O <sub>2</sub> is the flow (refer to Figure 1.2 and Figure 1.3). | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|-------------------|---------------------|--|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | | AC Response | | | | | | | | | | Gain Bandwidth Product | GBWP | _ | 155 | _ | kHz | | | | | Phase Margin | PM | _ | 62 | _ | 0 | G = +1 V/V | | | | Slew Rate | SR | _ | 0.08 | _ | V/µs | | | | | Noise | | | | | | | | | | Input Noise Voltage | E <sub>ni</sub> | _ | 2.8 | _ | μV <sub>P-P</sub> | f = 0.1 Hz to 10 Hz | | | | Input Noise Voltage Density | e <sub>ni</sub> | _ | 38 | _ | nV/√Hz | f = 1 kHz | | | | Input Noise Current Density | i <sub>ni</sub> | _ | 3 | _ | fA/√Hz | f = 1 kHz | | | # MCP608 CHIP SELECT CHARACTERISTICS **Electrical Characteristics:** Unless otherwise indicated, $V_{DD}$ = +2.5 $\underline{V}$ to +5.5V, $V_{SS}$ = GND, $T_A$ = +25°C, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = $V_L$ **Parameters** Min Units **Conditions** Sym Тур Max CS Low Specifications $V_{SS}$ 0.2 V<sub>DD</sub> CS Logic Threshold, Low $V_{IL}$ ٧ $\overline{\text{CS}} = 0.2 V_{\text{DD}}$ CS Input Current, Low -0.1 0.01 μΑ I<sub>CSL</sub> CS High Specifications CS Logic Threshold, High ٧ $V_{\mathsf{IH}}$ 0.8 V<sub>DD</sub> $V_{DD}$ CS Input Current, High $\overline{CS} = V_{DD}$ I<sub>CSH</sub> 0.01 0.1 μΑ CS Input High, GND Current -2 -0.05 $\overline{CS} = V_{DD}$ $I_{SS}$ Amplifier Output Leakage, CS High $\overline{\text{CS}} = V_{\text{DD}}$ 10 nΑ I<sub>O(LEAK</sub> **CS** Dynamic Specifications $\overline{\text{CS}}$ = 0.2V<sub>DD</sub> to V<sub>OUT</sub> = 0.9 V<sub>DD</sub>/2, G = +1 V/V, R<sub>L</sub> = 1 k $\Omega$ to V<sub>SS</sub> CS Low to Amplifier Output Turn-on Time $t_{\text{ON}}$ 100 0.1 0.6 V t<sub>OFF</sub> $V_{HYST}$ CS High to Amplifier Output Hi-Z CS Hysteresis **FIGURE 1-1:** Timing Diagram for the $\overline{\text{CS}}$ Pin on the MCP608. $\overline{\text{CS}} = 0.8 \text{V}_{\text{DD}} \text{ to V}_{\text{OUT}} = 0.1 \text{ V}_{\text{DD}}/2,$ G = +1 V/V, $R_L = 1 \text{ k}\Omega$ to $V_{SS}$ $V_{DD} = 5.0V$ ## **TEMPERATURE CHARACTERISTICS** | <b>Electrical Characteristics:</b> Unless otherwise indicated, $V_{DD} = +2.5V$ to $+5.5V$ and $V_{SS} = GND$ . | | | | | | | | |-----------------------------------------------------------------------------------------------------------------|-------------------|-----|-------|------|-------|------------|--| | Parameters | Sym | Min | Тур | Max | Units | Conditions | | | Temperature Ranges | | | | | | | | | Specified Temperature Range | T <sub>A</sub> | -40 | _ | +85 | °C | | | | Operating Temperature Range | T <sub>A</sub> | -40 | _ | +125 | °C | Note 1 | | | Storage Temperature Range | T <sub>A</sub> | -65 | _ | +150 | °C | | | | Thermal Package Resistances | | | | | | | | | Thermal Resistance, 5L-SOT23 | $\theta_{JA}$ | _ | 220.7 | _ | °C/W | | | | Thermal Resistance, 8L-PDIP | $\theta_{JA}$ | _ | 89.3 | _ | °C/W | | | | Thermal Resistance, 8L-SOIC | $\theta_{JA}$ | _ | 149.5 | | °C/W | | | | Thermal Resistance, 8L-TSSOP | $\theta_{JA}$ | _ | 139 | _ | °C/W | | | | Thermal Resistance, 14L-PDIP | $\theta_{JA}$ | _ | 70 | _ | °C/W | | | | Thermal Resistance, 14L-SOIC | $\theta_{\sf JA}$ | _ | 95.3 | _ | °C/W | | | | Thermal Resistance, 14L-TSSOP | $\theta_{JA}$ | _ | 100 | _ | °C/W | | | Note 1: The MCP606/7/8/9 operate over this extended temperature range, but with reduced performance. In any case, the Junction Temperature (T<sub>J</sub>) must not exceed the Absolute Maximum specification of +150°C. # 1.1 Test Circuits The test circuits used for the DC and AC tests are shown in Figure 1-2 and Figure 1-3. The bypass capacitors are laid out according to the rules discussed in **Section 4.5 "Supply Bypass"**. FIGURE 1-2: AC and DC Test Circuit for Most Non-Inverting Gain Conditions. **FIGURE 1-3:** AC and DC Test Circuit for Most Inverting Gain Conditions. NOTES: # 2.0 TYPICAL PERFORMANCE CURVES **Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range. **Note:** Unless otherwise indicated, $V_{DD}$ = +2.5V to +5.5V, $V_{SS}$ = GND, $T_A$ = +25°C, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = **FIGURE 2-1:** Input Offset Voltage at $V_{DD} = 5.5V$ . **FIGURE 2-2:** Input Offset Voltage at $V_{DD} = 2.5V$ . **FIGURE 2-3:** Quiescent Current vs. Power Supply Voltage. **FIGURE 2-4:** Input Offset Voltage Drift Magnitude at $V_{DD} = 5.5V$ . **FIGURE 2-5:** Input Offset Voltage Drift Magnitude at $V_{DD} = 2.5V$ . FIGURE 2-6: Quiescent Current vs. Ambient Temperature. **FIGURE 2-7:** Input Offset Voltage vs. Ambient Temperature. FIGURE 2-8: Open-Loop Gain and Phase vs. Frequency. FIGURE 2-9: Channel-to-Channel Separation (MCP607 and MCP609 only). FIGURE 2-10: Input Offset Voltage vs. Common Mode Input Voltage. **FIGURE 2-11:** Gain Bandwidth Product, Phase Margin vs. Ambient Temperature. FIGURE 2-12: Input Noise Voltage Density vs. Frequency. **Note:** Unless otherwise indicated, $V_{DD}$ = +2.5V to +5.5V, $V_{SS}$ = GND, $T_A$ = +25°C, $V_{CM}$ = $V_{DD}/2$ , $V_{OUT} \approx V_{DD}/2$ , $V_L = **FIGURE 2-13:** Input Bias Current, Input Offset Current vs. Ambient Temperature. **FIGURE 2-14:** DC Open-Loop Gain vs. Load Resistance. **FIGURE 2-15:** CMRR, PSRR vs. Frequency. FIGURE 2-16: Input Bias Current, Input Offset Current vs. Common Mode Input Voltage. **FIGURE 2-17:** DC Open-Loop Gain vs. Power Supply Voltage. FIGURE 2-18: CMRR, PSRR vs. Ambient Temperature. **FIGURE 2-19:** Output Voltage Headroom vs. Output Current Magnitude. **FIGURE 2-20:** Maximum Output Voltage Swing vs. Frequency. **FIGURE 2-21:** Slew Rate vs. Ambient Temperature. **FIGURE 2-22:** Output Voltage Headroom vs. Ambient Temperature at $R_L = 5 \text{ k}\Omega$ . FIGURE 2-23: The MCP606/7/8/9 Show No Phase Reversal. **FIGURE 2-24:** Output Short Circuit Current Magnitude vs. Ambient Temperature. **FIGURE 2-25:** Large-signal, Non-inverting Pulse Response. **FIGURE 2-26:** Small-signal, Non-inverting Pulse Response. FIGURE 2-27: Chip Select (CS) Hysteresis (MCP608 only). **FIGURE 2-28:** Large-signal, Inverting Pulse Response. **FIGURE 2-29:** Small-signal, Inverting Pulse Response. FIGURE 2-30: Amplifier Output Response Times vs. Chip Select (CS) Pulse (MCP608 only). **FIGURE 2-31:** Measured Input Current vs. Input Voltage (below $V_{SS}$ ). ## 3.0 PIN DESCRIPTIONS Descriptions of the pins are listed in Table 3-1. TABLE 3-1: PIN FUNCTION TABLE | МСР | 606 | | | | | | |----------------------|----------|--------|--------|--------|---------------------------------------|--------------------------------| | PDIP, SOIC,<br>TSSOP | SOT-23-5 | MCP607 | MCP608 | MCP609 | Symbol | Description | | 6 | 1 | 1 | 6 | 1 | V <sub>OUT</sub> , V <sub>OUTA</sub> | Output (op amp A) | | 2 | 4 | 2 | 2 | 2 | V <sub>IN</sub> -, V <sub>INA</sub> - | Inverting Input (op amp A) | | 3 | 3 | 3 | 3 | 3 | $V_{IN}$ +, $V_{INA}$ + | Non-inverting Input (op amp A) | | 7 | 5 | 8 | 7 | 4 | $V_{DD}$ | Positive Power Supply | | _ | _ | 5 | _ | 5 | V <sub>INB</sub> + | Non-inverting Input (op amp B) | | _ | _ | 6 | _ | 6 | V <sub>INB</sub> - | Inverting Input (op amp B) | | _ | _ | 7 | _ | 7 | V <sub>OUTB</sub> | Output (op amp B) | | _ | _ | _ | _ | 8 | V <sub>OUTC</sub> | Output (op amp B) | | _ | _ | _ | _ | 9 | V <sub>INC</sub> - | Inverting Input (op amp C) | | _ | _ | _ | _ | 10 | V <sub>INC</sub> + | Non-inverting Input (op amp C) | | 4 | 2 | 4 | 4 | 11 | $V_{SS}$ | Negative Power Supply | | _ | _ | _ | _ | 12 | V <sub>IND</sub> + | Non-inverting Input (op amp D) | | _ | _ | _ | _ | 13 | V <sub>IND</sub> - | Inverting Input (op amp D) | | _ | _ | _ | _ | 14 | V <sub>OUTD</sub> | Output (op amp D) | | _ | _ | _ | 8 | _ | <u>cs</u> | Chip Select | | 1, 5, 8 | _ | _ | 1, 5 | _ | NC | No Internal Connection | # 3.1 Analog Outputs The output pins are low-impedance voltage sources. ## 3.2 Analog Inputs The non-inverting and inverting inputs are high-impedance CMOS inputs with low bias currents. # 3.3 Chip Select Digital Input The Chip Select $(\overline{CS})$ pin is a Schmitt-triggered, CMOS logic input. It is used to place the MCP608 op amp in a Low-power mode, with the output(s) in a Hi-Z state. # 3.4 Power Supply Pins The positive power supply pin (V<sub>DD</sub>) is 2.5V to 5.5V higher than the negative power supply pin (V<sub>SS</sub>). For normal operation, the output pins are at voltages between V<sub>SS</sub> and V<sub>DD</sub>; while the input pins are at voltages between V<sub>SS</sub> – 0.3V and V<sub>DD</sub> + 0.3V. Typically, these parts are used in a single-supply (positive) configuration. In this case, $V_{SS}$ is connected to ground and $V_{DD}$ is connected to the supply. $V_{DD}$ will need bypass capacitors . NOTES: # 4.0 APPLICATIONS INFORMATION The MCP606/7/8/9 family of op amps is manufactured using Microchip's state-of-the-art CMOS process These op amps are unity-gain stable and suitable for a wide range of general purpose applications. ## 4.1 Rail-to-Rail Inputs ### 4.1.1 PHASE REVERSAL The MCP606/7/8/9 op amp is designed to prevent phase reversal when the input pins exceed the supply voltages. Figure 2-23 shows the input voltage exceeding the supply voltage without any phase reversal. # 4.1.2 INPUT VOLTAGE AND CURRENT LIMITS The ESD protection on the inputs can be depicted as shown in Figure 4-1. This structure was chosen to protect the input transistors, and to minimize input bias current (I<sub>B</sub>). The input ESD diodes clamp the inputs when they try to go more than one diode drop below V<sub>SS</sub>. They also clamp any voltages that go too far above V<sub>DD</sub>; their breakdown voltage is high enough to allow normal operation, and low enough to bypass quick ESD events within the specified limits. FIGURE 4-1: Simplified Analog Input ESD Structures. In order to prevent damage and/or improper operation of these op amps, the circuit they are in must limit the currents and voltages at the $V_{\text{IN}}+$ and $V_{\text{IN}}-$ pins (see Absolute Maximum Ratings $\dagger$ at the beginning of Section 1.0 "Electrical Characteristics"). Figure 4-2 shows the recommended approach to protecting these inputs. The internal ESD diodes prevent the input pins $(V_{\text{IN}}+$ and $V_{\text{IN}}-)$ from going too far below ground, and the resistors $R_1$ and $R_2$ limit the possible current drawn out of the input pins. Diodes $D_1$ and $D_2$ prevent the input pins $(V_{\text{IN}}+$ and $V_{\text{IN}}-)$ from going too far above $V_{\text{DD}}$ , and dump any currents onto $V_{\text{DD}}$ . When implemented as shown, resistors $R_1$ and $R_2$ also limit the current through $D_1$ and $D_2$ . FIGURE 4-2: Protecting the Analog Inputs. It is also possible to connect the diodes to the left of resistors $\mathsf{R}_1$ and $\mathsf{R}_2.$ In this case, current through the diodes $\mathsf{D}_1$ and $\mathsf{D}_2$ needs to be limited by some other mechanism. The resistors then serve as in-rush current limiters; the DC current into the input pins (V<sub>IN</sub>+ and V<sub>IN</sub>-) should be very small. A significant amount of current can flow out of the inputs when the common mode voltage ( $V_{CM}$ ) is below ground ( $V_{SS}$ ); see Figure 2-31. Applications that are high impedance may need to limit the useable voltage range. ### 4.1.3 NORMAL OPERATION The input stage of the MCP606/7/8/9 op amps use a PMOS input stage. It operates at low common mode input voltage ( $V_{CM}$ ), including ground. With this topology, the device operates with $V_{CM}$ up to $V_{DD}$ –1.1V and 0.3V below $V_{SS}$ . Figure 4-3 shows a unity gain buffer. Since V<sub>OUT</sub> is the same voltage as the inverting input, V<sub>OUT</sub> must be kept below V<sub>DD</sub>=1.2V for correct operation. **FIGURE 4-3:** Unity Gain Buffer has a Limited V<sub>OUT</sub> Range. # 4.2 Rail-to-Rail Output There are two specifications that describe the output-swing capability of the MCP606/7/8/9 family of op amps. The first specification (Maximum Output Voltage Swing) defines the absolute maximum swing that can be achieved under the specified load conditions. For instance, the output voltage swings to within 15 mV of the negative rail with a 25 k $\Omega$ load to VDD/2. Figure 2-23 shows how the output voltage is limited when the input goes beyond the linear region of operation. The second specification that describes the output-swing capability of these amplifiers (Linear Output Voltage Range) defines the maximum output swing that can be achieved while the amplifier still operates in its linear region. To verify linear operation in this range, the large-signal DC Open-Loop Gain ( $A_{OL}$ ) is measured at points inside the supply rails. The measurement must meet the specified $A_{OL}$ conditions in the specification table. # 4.3 Capacitive Loads Driving large capacitive loads can cause stability problems for voltage-feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain-peaking in the frequency response, with overshoot and ringing in the step response. A unity-gain buffer (G=+1) is the most sensitive to capacitive loads, though all gains show the same general behavior. When driving large capacitive loads with these op amps (e.g., $> 60 \, \text{pF}$ when G = +1), a small series resistor at the output ( $R_{ISO}$ in Figure 4-4) improves the feedback loop's phase margin (stability) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load. **FIGURE 4-4:** Output Resistor, R<sub>ISO</sub> stabilizes large capacitive loads. Figure 4-5 gives recommended $R_{ISO}$ values for different capacitive loads and gains. The x-axis is the normalized load capacitance ( $C_L/G_N$ ), where $G_N$ is the circuit's noise gain. For non-inverting gains, $G_N$ and the Signal Gain are equal. For inverting gains, $G_N$ is 1+|Signal Gain| (e.g., -1 V/V gives $G_N$ = +2 V/V). **FIGURE 4-5:** Recommended R<sub>ISO</sub> Values for Capacitive Loads. After selecting $R_{\rm ISO}$ for your circuit, double-check the resulting frequency response peaking and step response overshoot. Modify $R_{\rm ISO}$ 's value until the response is reasonable. Bench evaluation and simulations with the MCP606/7/8/9 SPICE macro model are helpful. # 4.4 MCP608 Chip Select The MCP608 is a single op amp with Chip Select ( $\overline{CS}$ ). When $\overline{CS}$ is pulled high, the supply current drops to 50 nA (typical) and flows through the $\overline{CS}$ pin to $V_{SS}$ . When this happens, the amplifier output is put into a high-impedance state. By pulling $\overline{CS}$ low, the amplifier is enabled. The $\overline{CS}$ pin has an internal 5 M $\Omega$ (typical) pull-down resistor connected to $V_{SS}$ , so it will go low if the $\overline{CS}$ pins is left floating. Figure 1-1 shows the output voltage and supply current response to a $\overline{CS}$ pulse. ### 4.5 Supply Bypass With this family of operational amplifiers, the power supply pin (V<sub>DD</sub> for single-supply) should have a local bypass capacitor (i.e., 0.01 $\mu\text{F}$ to 0.1 $\mu\text{F}$ ) within 2 mm for good high-frequency performance. It also needs a bulk capacitor (i.e., 1 $\mu\text{F}$ or larger) within 100 mm to provide large, slow currents. This bulk capacitor can be shared with other nearby analog parts. # 4.6 Unused Op Amps An unused op amp in a quad package (MCP609) should be configured as shown in Figure 4-6. These circuits prevent the output from toggling and causing crosstalk. Circuits A sets the op amp at its minimum noise gain. The resistor divider produces any desired reference voltage within the output voltage range of the op amp; the op amp buffers that reference voltage. Circuit B uses the minimum number of components and operates as a comparator, but it may draw more current. FIGURE 4-6: Unused Op Amps. # 4.7 PCB Surface Leakage In applications where low input bias current is critical, Printed Circuit Board (PCB) surface-leakage effects need to be considered. Surface leakage is caused by humidity, dust or other contamination on the board. Under low humidity conditions, a typical resistance between nearby traces is $10^{12}\Omega$ . A 5V difference would cause 5 pA of current to flow, which is greater than the MCP606/7/8/9 family's bias current at +25°C (1 pA, typical). The easiest way to reduce surface leakage is to use a guard ring around sensitive pins (or traces). The guard ring is biased at the same voltage as the sensitive pin. An example of this type of layout is shown in Figure 4-7. **FIGURE 4-7:** Example Guard Ring Layout for Inverting Gain. - 1. Non-inverting Gain and Unity-gain Buffer: - a) Connect the non-inverting pin (V<sub>IN</sub>+) to the input with a wire that does not touch the PCB surface. - b) Connect the guard ring to the inverting input pin (V<sub>IN</sub><sup>-</sup>). This biases the guard ring to the common mode input voltage. - Inverting Gain and Transimpedance Gain (convert current to voltage, such as photo detectors) amplifiers: - a) Connect the guard ring to the non-inverting input pin (V<sub>IN</sub>+). This biases the guard ring to the same reference voltage as the op amp (e.g., V<sub>DD</sub>/2 or ground). - Connect the inverting pin (V<sub>IN</sub>-) to the input with a wire that does not touch the PCB surface. # 4.8 Application Circuits # 4.8.1 LOW-SIDE BATTERY CURRENT SENSOR The MCP606/7/8/9 op amps can be used to sense the load current on the low-side of a battery using the circuit in Figure 4-8. In this circuit, the current from the power supply (minus the current required to power the MCP606) flows through a sense resistor ( $R_{SEN}$ ), which converts it to voltage. This is gained by the the amplifier and resistors, $R_{G}$ and $R_{F}$ . Since the non-inverting input of the amplifier is at the load's negative supply ( $V_{LM}$ ), the gain from $R_{SEN}$ to $V_{OUT}$ is $R_{F}/R_{G}$ . FIGURE 4-8: Low Side Battery Current Sensor. Since the input bias current and input offset voltage of the MCP606 are low, and the input is capable of swinging below ground, there is very little error generated by the amplifier. The quiescent current is very low, which helps conserve battery power. The rail-to-rail output makes it possible to read very low currents. ### 4.8.2 PHOTODIODE AMPLIFIERS Sensors that produce an output current and have high output impedance can be connected to a transimpedance amplifier. The transimpedance amplifier converts the current into voltage. Photodiodes are one sensor that produce an output current. The key op amp characteristics that are needed for these circuits are: low input offset voltage, low input bias current, high input impedance and an input common mode range that includes ground. The low input offset voltage and low input bias current support a very low voltage drop across the photodiode; this gives the best photodiode linearity. Since the photodiode is biased at ground, the op amp's input needs to function well both above and below ground. ### 4.8.2.1 Photo-Voltaic Mode Figure 4-9 shows a transimpedance amplifier with a photodiode $(D_1)$ biased in the Photo-voltaic mode (0V across $D_1)$ , which is used for precision photodiode sensing. As light impinges on $D_1$ , charge is generated, causing a current to flow in the reverse bias direction of $D_1$ . The op amp's negative feedback forces the voltage across the $D_1$ to be nearly 0V. Resistor $R_2$ converts the current into voltage. Capacitor $C_2$ limits the bandwidth and helps stabilize the circuit when $D_1$ 's junction capacitance is large. **FIGURE 4-9:** Photodiode (in Photo-voltaic mode) and Transimpedance Amplifier. ### 4.8.2.2 Photo-Conductive Mode Figure 4-9 shows a transimpedance amplifier with a photodiode $(D_1)$ biased in the Photo-conductive mode $(D_1$ is reverse biased), which is used for high-speed applications. As light impinges on $D_1$ , charge is generated, causing a current to flow in the reverse bias direction of $D_1$ . Placing a negative bias on $D_1$ significantly reduces its junction capacitance, which allows the circuit to operate at a much higher speed. This reverse bias also increases the dark current and current noise, however. Resistor $R_2$ converts the current into voltage. Capacitor $C_2$ limits the bandwidth and helps stabilize the circuit when $D_1$ 's junction capacitance is large. **FIGURE 4-10:** Photodiode (in Photoconductive mode) and Transimpedance Amplifier. # 4.8.3 TWO OP AMP INSTRUMENTATION AMPLIFIER The two op amp instrumentation amplifier shown in Figure 4-11 serves the function of taking the difference of two input voltages, level-shifting it and gaining it to the output. This configuration is best suited for higher gains (i.e., gain > 3 V/V). The reference voltage ( $V_{REF}$ ) is typically at mid-supply ( $V_{DD}/2$ ) in a single-supply environment. **FIGURE 4-11:** Two Op Amp Instrumentation Amplifier. The key specifications that make the MCP606/7/8/9 family appropriate for this application circuit are low input bias current, low offset voltage and high common-mode rejection. # 4.8.4 THREE OP AMP INSTRUMENTATION AMPLIFIER A classic, three op amp instrumentation amplifier is illustrated in Figure 4-12. The two input op amps provide differential signal gain and a common mode gain of +1. The output op amp is a difference amplifier, which converts its input signal from differential to a single ended output; it rejects common mode signals at its input. The gain of this circuit is simply adjusted with one resistor (R<sub>G</sub>). The reference voltage (V<sub>REF</sub>) is typically referenced to mid-supply (V<sub>DD</sub>/2) in single-supply applications. **FIGURE 4-12:** Three Op Amp Instrumentation Amplifier. # 4.8.5 PRECISION GAIN WITH GOOD LOAD ISOLATION In Figure 4-13, the MCP606 op amps, $R_1$ and $R_2$ provide a high gain to the input signal ( $V_{IN}$ ). The MCP606's low offset voltage makes this an accurate circuit. The MCP601 is configured as a unity-gain buffer. It isolates the MCP606's output from the load, increasing the high-gain stage's precision. Since the MCP601 has a higher output current, with the two amplifiers being housed in separate packages, there is minimal change in the MCP606's offset voltage due to loading effect. FIGURE 4-13: Precision Gain with Good Load Isolation. NOTES: ### 5.0 DESIGN AIDS Microchip provides the basic design tools needed for the MCP606/7/8/9 family of op amps. ### 5.1 SPICE Macro Model The latest SPICE macro model for the MCP606/7/8/9 op amps is available on the Microchip web site at www.microchip.com. This model is intended to be an initial design tool that works well in the op amp's linear region of operation over the temperature range. See the model file for information on its capabilities. Bench testing is a very important part of any design and cannot be replaced with simulations. Also, simulation results using this macro model need to be validated by comparing them to the data sheet specifications and characteristic curves. # 5.2 FilterLab® Software Microchip's FilterLab<sup>®</sup> software is an innovative software tool that simplifies analog active filter (using op amps) design. Available at no cost from the Microchip web site at www.microchip.com/filterlab, the FilterLab design tool provides full schematic diagrams of the filter circuit with component values. It also outputs the filter circuit in SPICE format, which can be used with the macro model to simulate actual filter performance. # 5.3 Mindi™ Circuit Designer & Simulator Microchip's Mindi™ Circuit Designer & Simulator aids in the design of various circuits useful for active filter, amplifier and power-management applications. It is a free online circuit designer & simulator available from the Microchip web site at www.microchip.com/mindi. This interactive circuit designer & simulator enables designers to quickly generate circuit diagrams, simulate circuits. Circuits developed using the Mindi Circuit Designer & Simulator can be downloaded to a personal computer or workstation. # 5.4 Microchip Advanced Part Selector (MAPS) MAPS is a software tool that helps semiconductor professionals efficiently identify Microchip devices that fit a particular design requirement. Available at no cost from the Microchip website at www.microchip.com/maps, the MAPS is an overall selection tool for Microchip's product portfolio that includes Analog, Memory, MCUs and DSCs. Using this tool you can define a filter to sort features for a parametric search of devices and export side-by-side technical comparasion reports. Helpful links are also provided for Datasheets, Purchase, and Sampling of Microchip parts. # 5.5 Analog Demonstration and Evaluation Boards Microchip offers a broad spectrum of Analog Demonstration and Evaluation Boards that are designed to help you achieve faster time to market. For a complete listing of these boards and their corresponding user's guides and technical information, visit the Microchip web site at www.microchip.com/analogtools. Two of our boards that are especially useful are: - 8-Pin SOIC/MSOP/TSSOP/DIP Evaluation Board, P/N SOIC8EV - 14-Pin SOIC/TSSOP/DIP Evaluation Board, P/N SOIC14EV # 5.6 Application Notes The following Microchip Application Notes are available on the Microchip web site at www.microchip.com/appnotes and are recommended as supplemental reference resources. - ADN003: "Select the Right Operational Amplifier for your Filtering Circuits", DS21821 - AN722: "Operational Amplifier Topologies and DC Specifications", DS00722 - AN723: "Operational Amplifier AC Specifications and Applications", DS00723 - AN884: "Driving Capacitive Loads With Op Amps", DS00884 - AN990: "Analog Sensor Conditioning Circuits An Overview", DS00990 These application notes and others are listed in the design guide: "Signal Chain Design Guide", DS21825 NOTES: #### 6.0 PACKAGING INFORMATION #### 6.1 **Package Marking Information** 8-Lead PDIP (300 mil) 8-Lead SOIC (150 mil) 8-Lead TSSOP Legend: XX...X Customer-specific information > Υ Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code (e3) Pb-free JEDEC designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (@3) can be found on the outer packaging for this package. Note: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for customer-specific information. # **Package Marking Information (Continued)** 14-Lead SOIC (150 mil) (MCP609) OR # 14-Lead TSSOP (MCP609) ## Example: # 5-Lead Plastic Small Outline Transistor (OT) [SOT-23] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |--------------------------|------------------|------|-------------|------|--| | | Dimension Limits | MIN | NOM | MAX | | | Number of Pins | N | | 5 | • | | | Lead Pitch | е | | 0.95 BSC | | | | Outside Lead Pitch | e1 | | 1.90 BSC | | | | Overall Height | A | 0.90 | _ | 1.45 | | | Molded Package Thickness | A2 | 0.89 | _ | 1.30 | | | Standoff | A1 | 0.00 | _ | 0.15 | | | Overall Width | E | 2.20 | _ | 3.20 | | | Molded Package Width | E1 | 1.30 | _ | 1.80 | | | Overall Length | D | 2.70 | _ | 3.10 | | | Foot Length | L | 0.10 | _ | 0.60 | | | Footprint | L1 | 0.35 | _ | 0.80 | | | Foot Angle | ф | 0° | _ | 30° | | | Lead Thickness | С | 0.08 | _ | 0.26 | | | Lead Width | b | 0.20 | _ | 0.51 | | ### Notes: - 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side. - 2. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-091B # 8-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | | |----------------------------|---------------|------|----------|------| | Dim | ension Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | .100 BSC | | | Top to Seating Plane | Α | - | _ | .210 | | Molded Package Thickness | A2 | .115 | .130 | .195 | | Base to Seating Plane | A1 | .015 | - | _ | | Shoulder to Shoulder Width | E | .290 | .310 | .325 | | Molded Package Width | E1 | .240 | .250 | .280 | | Overall Length | D | .348 | .365 | .400 | | Tip to Seating Plane | L | .115 | .130 | .150 | | Lead Thickness | С | .008 | .010 | .015 | | Upper Lead Width | b1 | .040 | .060 | .070 | | Lower Lead Width | b | .014 | .018 | .022 | | Overall Row Spacing § | eB | _ | _ | .430 | # Notes: - 1. Pin 1 visual index feature may vary, but must be located with the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-018B # 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |--------------------------|------------------|----------|-------------|------|--| | | Dimension Limits | MIN | NOM | MAX | | | Number of Pins | N | | 8 | | | | Pitch | е | | 1.27 BSC | | | | Overall Height | Α | _ | _ | 1.75 | | | Molded Package Thickness | A2 | 1.25 | _ | _ | | | Standoff § | A1 | 0.10 | _ | 0.25 | | | Overall Width | E | 6.00 BSC | | | | | Molded Package Width | E1 | 3.90 BSC | | | | | Overall Length | D | 4.90 BSC | | | | | Chamfer (optional) | h | 0.25 | _ | 0.50 | | | Foot Length | L | 0.40 | _ | 1.27 | | | Footprint | L1 | | 1.04 REF | | | | Foot Angle | ф | 0° | _ | 8° | | | Lead Thickness | С | 0.17 | _ | 0.25 | | | Lead Width | b | 0.31 | _ | 0.51 | | | Mold Draft Angle Top | α | 5° | _ | 15° | | | Mold Draft Angle Bottom | β | 5° | _ | 15° | | ## Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-057B # 8-Lead Plastic Small Outline (SN) - Narrow, 3.90 mm Body [SOIC] For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | Units | N | S | | |-------------------------|------------------|----------|------|------| | Dimension | Dimension Limits | | NOM | MAX | | Contact Pitch | Е | 1.27 BSC | | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width (X8) | X1 | | | 0.60 | | Contact Pad Length (X8) | Y1 | | | 1.55 | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2057A # 8-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | 3 | |--------------------------|--------------|----------|----------|------| | Dimer | nsion Limits | MIN | NOM | MAX | | Number of Pins | N | | 8 | | | Pitch | е | | 0.65 BSC | | | Overall Height | Α | - | _ | 1.20 | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | Standoff | A1 | 0.05 | _ | 0.15 | | Overall Width | E | 6.40 BSC | | | | Molded Package Width | E1 | 4.30 | 4.40 | 4.50 | | Molded Package Length | D | 2.90 | 3.00 | 3.10 | | Foot Length | L | 0.45 | 0.60 | 0.75 | | Footprint | L1 | 1.00 REF | | | | Foot Angle | ф | 0° | _ | 8° | | Lead Thickness | С | 0.09 | _ | 0.20 | | Lead Width | b | 0.19 | _ | 0.30 | ## Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-086B # 8-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # RECOMMENDED LAND PATTERN | | Units | N | MILLIMETERS | | | |--------------------------|------------------|----------|-------------|------|--| | Dimension | Dimension Limits | | NOM | MAX | | | Contact Pitch | Е | 0.65 BSC | | | | | Contact Pad Spacing | C1 | | 5.90 | | | | Contact Pad Width (X28) | X1 | | | 0.45 | | | Contact Pad Length (X28) | Y1 | | | 1.45 | | | Distance Between Pads | G | 0.20 | | | | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2086A # 14-Lead Plastic Dual In-Line (P) - 300 mil Body [PDIP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging ### Notes: - 1. Pin 1 visual index feature may vary, but must be located with the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .010" per side. С b1 b еΒ .008 .045 .014 .010 .060 .018 4. Dimensioning and tolerancing per ASME Y14.5M. Lead Thickness Upper Lead Width Lower Lead Width Overall Row Spacing § BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing C04-005B .015 .070 .022 .430 # 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | | 3 | | |--------------------------|------------------|----------|----------|------|--| | С | Dimension Limits | MIN | NOM | MAX | | | Number of Pins | N | | 14 | | | | Pitch | е | | 1.27 BSC | | | | Overall Height | A | - | _ | 1.75 | | | Molded Package Thickness | A2 | 1.25 | - | _ | | | Standoff § | A1 | 0.10 | _ | 0.25 | | | Overall Width | E | 6.00 BSC | | | | | Molded Package Width | E1 | 3.90 BSC | | | | | Overall Length | D | 8.65 BSC | | | | | Chamfer (optional) | h | 0.25 | _ | 0.50 | | | Foot Length | L | 0.40 | _ | 1.27 | | | Footprint | L1 | | 1.04 REF | | | | Foot Angle | ф | 0° | _ | 8° | | | Lead Thickness | С | 0.17 | _ | 0.25 | | | Lead Width | b | 0.31 | _ | 0.51 | | | Mold Draft Angle Top | α | 5° | _ | 15° | | | Mold Draft Angle Bottom | β | 5° | _ | 15° | | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. § Significant Characteristic. - 3. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 4. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - $\label{eq:REF:Reference Dimension, usually without tolerance, for information purposes only. \\$ Microchip Technology Drawing C04-065B # 14-Lead Plastic Small Outline (SL) - Narrow, 3.90 mm Body [SOIC] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging RECOMMENDED LAND PATTERN | | Units | MILLIMETERS | | S | |-----------------------|--------|-------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | E | | 1.27 BSC | | | Contact Pad Spacing | С | | 5.40 | | | Contact Pad Width | Х | | | 0.60 | | Contact Pad Length | Υ | | | 1.50 | | Distance Between Pads | Gx | 0.67 | | | | Distance Between Pads | G | 3.90 | | | # Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2065A # 14-Lead Plastic Thin Shrink Small Outline (ST) – 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging | | Units | | MILLIMETERS | | | |--------------------------|-----------|---------------|-------------|------|--| | Dimension | on Limits | MIN | NOM | MAX | | | Number of Pins | N | 14 | | | | | Pitch | е | 0.65 BSC | | | | | Overall Height | Α | _ | 1.20 | | | | Molded Package Thickness | A2 | 0.80 | 1.00 | 1.05 | | | Standoff | A1 | 0.05 | 0.15 | | | | Overall Width | Е | 6.40 BSC | | | | | Molded Package Width | E1 | 4.30 4.40 4. | | | | | Molded Package Length | D | 4.90 | 5.00 | 5.10 | | | Foot Length | L | 0.45 0.60 0.7 | | | | | Footprint | L1 | 1.00 REF | | | | | Foot Angle | ф | 0° | _ | 8° | | | Lead Thickness | С | 0.09 | _ | 0.20 | | | Lead Width | b | 0.19 – 0.30 | | | | ### Notes: - 1. Pin 1 visual index feature may vary, but must be located within the hatched area. - 2. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15 mm per side. - 3. Dimensioning and tolerancing per ASME Y14.5M. - BSC: Basic Dimension. Theoretically exact value shown without tolerances. - REF: Reference Dimension, usually without tolerance, for information purposes only. Microchip Technology Drawing C04-087B # 14-Lead Plastic Thin Shrink Small Outline (ST) - 4.4 mm Body [TSSOP] **Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging # RECOMMENDED LAND PATTERN | | Units | MILLIMETERS | | | |--------------------------|--------|-------------|----------|------| | Dimension | Limits | MIN | NOM | MAX | | Contact Pitch | E | | 0.65 BSC | | | Contact Pad Spacing | C1 | | 5.90 | | | Contact Pad Width (X28) | X1 | | | 0.45 | | Contact Pad Length (X28) | Y1 | | | 1.45 | | Distance Between Pads | G | 0.20 | | | ### Notes: 1. Dimensioning and tolerancing per ASME Y14.5M BSC: Basic Dimension. Theoretically exact value shown without tolerances. Microchip Technology Drawing No. C04-2087A NOTES: # APPENDIX A: REVISION HISTORY # **Revision F (September 2009)** The following is the list of modifications: - Corrected RL text in Figure 2-22 in Section 2.0 "Typical Performance Curves". - Corrected devices' pins in Table 3-1 (Section 3.0 "Pin Descriptions"). - 3. Updated **Section 6.0 "Packaging Information"**. Updated package outline drawings. # Revision E (March 2008) The following is the list of modifications: - Increased maximum operating V<sub>DD</sub>. - 2. Added test circuits. - 3. Updated performance curves. - 4. Added Figure 2-31. - Added Section 4.1.1 "Phase Reversal", Section 4.1.2 "Input Voltage and Current Limits", ad Section 4.1.3 "Normal Operation". - 6. Updated Section 5.0 "Design Aids" - 7. Updated **Section 6.0 "Packaging Information"**. Updated package outline drawings. ## **Revision D (February 2005)** The following is the list of modifications: - 1. Added Section 3.0 "Pin Descriptions". - Updated Section 4.0 "Applications Information". - 3. Added Section 4.3 "Capacitive Loads" - Updated Section 5.0 "Design Aids" to include FilterLab<sup>®</sup> and to point to the latest SPICE macro model. - Corrected and updated Section 6.0 "Packaging Information". - 6. Added Appendix A: "Revision History". ## **Revision C (January 2001)** · Undocumented changes ## Revision B (May 2000) · Undocumented changes # Revision A (January 2000) · Original Release of this Document. NOTES: # PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office. | PART NO. | <u>X</u> | Exa | amples: | | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------------------------------------------------------------------| | | l<br>perature Package<br>ange | a) | MCP606-I/P: | Industrial Temperature,<br>8LD PDIP package. | | K | ange | b) | MCP606-I/SN: | Industrial Temperature,<br>8LD SOIC package. | | Device | MCP606 = Single Op Amp MCP606T = Single Op Amp Tape and Reel (SOIC, TSSOP) | c) | MCP606T-I/SN: | Tape and Reel,<br>Industrial Temperature,<br>8LD SOIC package. | | | MCP607 = Dual Op Amp<br>MCP607T = Dual Op Amp | d) | MCP606-I/ST: | Industrial Temperature,<br>8LD TSSOP package. | | | Tape and Reel (SOIC, TSSOP) MCP608 = Single Op Amp with CS MCP608T = Single Op Amp with CS Tape and Reel (SOIC, TSSOP) | e) | MCP606T-I/OT: | Tape and Reel,<br>Industrial Temperature,<br>5LD SOT-23 package. | | | MCP609 = Quad Op Amp<br>MCP609T = Quad Op Amp | a) | MCP607-I/P: | Industrial Temperature,<br>8LD PDIP package. | | Temperature Range | Tape and Reel (SOIC, TSSOP) I = -40°C to +85°C | b) | MCP607T-I/SN: | | | Package | OT = Plastic SOT-23, 5-lead | a) | MCP608-I/SN: | Industrial Temperature,<br>8LD SOIC package. | | P<br>SN<br>SL | P = Plastic DIP (300 mil Body), 8-lead, 14-lead SN = Plastic SOIC (3.90 mm body), 8-lead SL = Plastic SOIC (3.90 mm body), 14-lead ST = Plastic TSSOP, 8-lead, 14-lead | b) | MCP608T-I/SN: | Tape and Reel,<br>Industrial Temperature,<br>8LD SOIC package. | | | | a) | MCP609-I/P: | Industrial Temperature,<br>14LD PDIP package. | | | | b) | MCP609T-I/SL: | Tape and Reel,<br>Industrial Temperature,<br>14LD SOIC package. | | | | | | | NOTES: ## Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Octopus, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, PIC<sup>32</sup> logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # WORLDWIDE SALES AND SERVICE ### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca. IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 ### ASIA/PACIFIC **Asia Pacific Office** Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 ### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 ### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 **Spain - Madrid** Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 03/26/09