# **BSS84** ## P-Channel Enhancement Mode Field Effect Transistor ### **General Description** These P-Channel enhancement mode field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process has been designed to minimize onstate resistance, provide rugged and reliable performance and fast switching. They can be used, with a minimum of effort, in most applications requiring up to 0.13A DC and can deliver current up to 0.52A. This product is particularly suited to low voltage applications requiring a low current high side switch. ### **Features** - -0.13A, -50V. $R_{DS(ON)} = 10\Omega$ @ $V_{GS} = -5 V$ - Voltage controlled p-channel small signal switch - High density cell design for low R<sub>DS(ON)</sub> - High saturation current ## Absolute Maximum Ratings T<sub>A</sub>=25°C unless otherwise noted | Symbol | Parameter | Ratings | Units | |-----------------------------------|------------------------------------------------------------------------------------|-------------|-------| | V <sub>DSS</sub> | Drain-Source Voltage | -50 | V | | V <sub>GSS</sub> | Gate-Source Voltage | ±20 | V | | I <sub>D</sub> | Drain Current - Continuous (Note 1 | -0.13 | Α | | | – Pulsed | -0.52 | | | P <sub>D</sub> | Maximum Power Dissipation (Note 1 | 0.36 | W | | | Derate Above 25°C | 2.9 | mW/°C | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | -55 to +150 | °C | | TL | Maximum Lead Temperature for Soldering<br>Purposes, 1/16" from Case for 10 Seconds | 300 | | ## **Thermal Characteristics** | $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient | (Note 1) | 350 | °C/W | |-----------------|-----------------------------------------|----------|-----|------| | | | | | | **Package Marking and Ordering Information** | Device Marking | Device | Reel Size | Tape width | Quantity | |----------------|--------|-----------|------------|------------| | SP | BSS84 | 7" | 8mm | 3000 units | | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |---------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|------------|----------|-------| | Off Char | acteristics | | | | | | | BV <sub>DSS</sub> | Drain-Source Breakdown Voltage | $V_{GS} = 0 \text{ V}, \qquad I_{D} = -250 \mu\text{A}$ | -50 | | | V | | <u>ΔBV<sub>DSS</sub></u><br>ΔT <sub>J</sub> | Breakdown Voltage Temperature Coefficient | $I_D = -250 \mu A$ , Referenced to $25^{\circ}C$ | | -48 | | mV/°C | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | $V_{DS} = -50 \text{ V}, V_{GS} = 0 \text{ V}$ | | | -15 | μΑ | | | | $V_{DS} = -50 \text{ V}, V_{GS} = 0 \text{ V T}_{J} = 125^{\circ}\text{C}$ | | | -60 | μΑ | | I <sub>GSS</sub> | Gate-Body Leakage. | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$ | | | ±10 | nA | | On Chara | acteristics (Note 2) | | | | | | | V <sub>GS(th)</sub> | Gate Threshold Voltage | $V_{DS} = V_{GS}$ , $I_D = -1 \text{ mA}$ | -0.8 | -1.7 | -2 | V | | $\frac{\Delta V_{GS(th)}}{\Delta T_J}$ | Gate Threshold Voltage<br>Temperature Coefficient | I <sub>D</sub> = −1 mA,Referenced to 25°C | | 3 | | mV/°C | | R <sub>DS(on)</sub> | Static Drain–Source<br>On–Resistance | $V_{GS} = -5 \text{ V}, \qquad I_D = -0.10 \text{ A}$<br>$V_{GS} = -5 \text{ V}, I_D = -0.10 \text{ A}, T_J = 125^{\circ}\text{C}$ | | 1.2<br>1.9 | 10<br>17 | Ω | | I <sub>D(on)</sub> | On-State Drain Current | $V_{GS} = -5 \text{ V}, \qquad V_{DS} = -10 \text{ V}$ | -0.6 | | | Α | | <b>g</b> <sub>FS</sub> | Forward Transconductance | $V_{DS} = -25V$ , $I_{D} = -0.10 \text{ A}$ | 0.05 | 0.6 | | S | | Dynamic | Characteristics | | | | | | | C <sub>iss</sub> | Input Capacitance | $V_{DS} = -25 \text{ V}, V_{GS} = 0 \text{ V},$ | | 73 | | pF | | Coss | Output Capacitance | f = 1.0 MHz | | 10 | | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | ] | | 5 | | pF | | R <sub>G</sub> | Gate Resistance | $V_{GS} = -15 \text{ mV}, f = 1.0 \text{ MHz}$ | | 9 | | Ω | | Switchin | g Characteristics (Note 2) | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | $V_{DD} = -30 \text{ V}, I_{D} = -0.27 \text{A},$ | | 2.5 | 5 | ns | | t <sub>r</sub> | Turn-On Rise Time | $V_{GS} = -10 \text{ V}, R_{GEN} = 6 \Omega$ | | 6.3 | 13 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | 10 | 20 | ns | | t <sub>f</sub> | Turn-Off Fall Time | | | 4.8 | 9.6 | ns | | Q <sub>g</sub> | Total Gate Charge | $V_{DS} = -25 \text{ V}, I_{D} = -0.10 \text{ A},$ | | 0.9 | 1.3 | nC | | Q <sub>gs</sub> | Gate-Source Charge | $V_{GS} = -5 \text{ V}$ | | 0.2 | | nC | | $Q_{gd}$ | Gate-Drain Charge | | | 0.3 | | nC | | Drain-Sc | ource Diode Characteristics | and Maximum Ratings | | • | | | | Is | Maximum Continuous Drain-Source | | | | -0.13 | Α | | V <sub>SD</sub> | Drain–Source Diode Forward<br>Voltage | $V_{GS} = 0 \text{ V}, \qquad I_{S} = -0.26 \text{ A(Note 2)}$ | | -0.8 | -1.2 | V | | t <sub>rr</sub> | Diode Reverse Recovery Time | $I_F = -0.10A$ | | 10 | | nS | | Q <sub>rr</sub> | Diode Reverse Recovery Charge | $d_{iF}/d_t = 100 \text{ A/}\mu\text{s}$ (Note 2) | | 3 | | nC | ### Notes: 1. $R_{\theta,JA}$ is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins. $R_{\theta,JC}$ is guaranteed by design while $R_{\theta,CA}$ is determined by the user's board design. a) 350°C/W when mounted on a minimum pad.. Scale 1 : 1 on letter size paper 2. Pulse Test: Pulse Width $\leq$ 300 $\mu$ s, Duty Cycle $\leq$ 2.0% # **Typical Characteristics** Figure 1. On-Region Characteristics. Figure 3. On-Resistance Variation with Temperature. Figure 5. Transfer Characteristics. Figure 2. On-Resistance Variation with Drain Current and Gate Voltage. Figure 4. On-Resistance Variation with Gate-to-Source Voltage. Figure 6. Body Diode Forward Voltage Variation with Source Current and Temperature. # **Typical Characteristics** Figure 7. Gate Charge Characteristics. Figure 8. Capacitance Characteristics. Figure 9. Maximum Safe Operating Area. Figure 11. Transient Thermal Response Curve. Thermal characterization performed using the conditions described in Note 1a. Transient thermal response will change depending on the circuit board design. ### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. | ACEx™ | FACT™ | ImpliedDisconnect™ | PACMAN™ | SPM™ | |------------------|--------------------------------|--------------------|---------------------|-----------------------| | ActiveArray™ | FACT Quiet Series™ | ISOPLANAR™ | POP™ | Stealth™ | | Bottomless™ | FAST® | LittleFET™ | Power247™ | SuperSOT™-3 | | CoolFET™ | FASTr™ | MicroFET™ | PowerTrench® | SuperSOT™-6 | | CROSSVOLT™ | FRFET™ | MicroPak™ | QFET™ | SuperSOT™-8 | | DOME™ | GlobalOptoisolator™ | MICROWIRE™ | QS™ | SyncFET™ | | EcoSPARK™ | GTO™ | MSX™ | QT Optoelectronics™ | TinyLogic™ | | $E^2CMOS^{TM}$ | HiSeC™ | MSXPro™ | Quiet Series™ | TruTranslation™ | | EnSigna™ | I <sup>2</sup> C <sup>TM</sup> | OCX™ | RapidConfigure™ | UHC™ | | | | OCXPro™ | RapidConnect™ | UltraFET <sup>®</sup> | | Across the board | . Around the world.™ | OPTOLOGIC® | SILENT SWITCHER® | VCX™ | | The Power Francl | nise™ | OPTOPLANAR™ | SMART START™ | | #### **DISCLAIMER** FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. ## LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the - 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### PRODUCT STATUS DEFINITIONS ### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only. |