SCLS117B - DECEMBER 1982 - REVISED MAY 1997 - Synchronous Load - Direct Overriding Clear - Parallel-to-Serial Conversion - Package Options Include Plastic Small-Outline (D) and Ceramic Flat (W) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs ### description The 'HC166 parallel-in or serial-in, serial-out registers feature gated clock (CLK, CLK INH) inputs and an overriding clear (CLR) input. The parallel-in or serial-in modes are established by the shift/load (SH/LD) input. When high, SH/LD enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate permitting one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high. CLR overrides all other inputs, including CLK, and resets all flip-flops to zero. SN54HC166...J OR W PACKAGE SN74HC166...D OR N PACKAGE (TOP VIEW) SN54HC166...FK PACKAGE (TOP VIEW) NC - No internal connection The SN54HC166 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74HC166 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCLS117B - DECEMBER 1982 - REVISED MAY 1997 ### **FUNCTION TABLE** | | | IND | | C | UTPUT | S | | | | |-----|--------|---------|------------|-----|----------------|-------------------------------|----------|-----------------|--| | | INPUTS | | | | | | | | | | CLR | SH/LD | CLK INH | CLK | SER | PARALLEL<br>AH | Q <sub>A</sub> Q <sub>B</sub> | | QH | | | L | Х | X | Χ | Х | X | L | L | L | | | Н | Χ | L | L | Χ | X | Q <sub>A0</sub> | $Q_{B0}$ | Q <sub>H0</sub> | | | Н | L | L | $\uparrow$ | Χ | ah | а | b | h | | | Н | Н | L | $\uparrow$ | Н | Χ | Н | $Q_{An}$ | Q <sub>Gn</sub> | | | Н | Н | L | $\uparrow$ | L | Χ | L | $Q_{An}$ | Q <sub>Gn</sub> | | | Н | Χ | Н | 1 | Χ | X | Q <sub>A0</sub> | $Q_{B0}$ | Q <sub>H0</sub> | | ### logic symbol† <sup>&</sup>lt;sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the D, J, N, and W packages. ### logic diagram (positive logic) ### typical clear, shift, load, inhibit, and shift sequence SCLS117B - DECEMBER 1982 - REVISED MAY 1997 ### absolute maximum ratings over operating free-air temperature range† | Supply voltage range, V <sub>CC</sub> | $-0.5 \text{ V to 7 V}$ | |--------------------------------------------------------------------------------------------------------------|-------------------------| | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1) | ±20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) | ±20 mA | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND | ±50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): D package | 113°C/W | | N package | 78°C/W | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ### recommended operating conditions | | | | SI | SN54HC166 | | | SN74HC166 | | | |----------------|---------------------------------------|-------------------------|------|-----------|------|------|-----------|------|------| | | | | MIN | NOM | MAX | MIN | NOM | MAX | UNIT | | Vcc | Supply voltage | | 2 | 5 | 6 | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | 1.5 | | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | 3.15 | | | V | | | | V <sub>CC</sub> = 6 V | 4.2 | 0.5 | 4.2 | | | | | | | | V <sub>CC</sub> = 2 V | 0 | | 0.5 | 0 | | 0.5 | V | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 4.5 V | 0 | | 1.35 | 0 | | 1.35 | | | | | VCC = 6 V | 0 | 1.8 | 0 | | 1.8 | | | | ٧ <sub>I</sub> | Input voltage | | 0 | | VCC | 0 | | VCC | V | | ٧o | Output voltage | | 0 | | VCC | 0 | | VCC | V | | | | V <sub>CC</sub> = 2 V | 0 | | 1000 | 0 | | 1000 | | | $t_t$ ‡ | Input transition (rise and fall) time | V <sub>CC</sub> = 4.5 V | 0 | | 500 | 0 | | 500 | ns | | | | VCC = 6 V | 0 | | 400 | 0 | | 400 | | | TA | Operating free-air temperature | | -55 | | 125 | -40 | | 85 | °C | <sup>‡</sup> If this device is used in the threshold region (from V<sub>IL</sub>max = 0.5 V to V<sub>IH</sub>min = 1.5 V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at t<sub>t</sub> = 1000 ns and V<sub>CC</sub> = 2 V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. # SN54HC166, SN74HC166 8-BIT PARALLEL-LOAD SHIFT REGISTERS SCLS117B - DECEMBER 1982 - REVISED MAY 1997 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | Vaa | Т | T <sub>A</sub> = 25°C | | | SN54HC166 | | SN74HC166 | | |-----------|----------------------|----------------------------|------------|------|-----------------------|------|-----|-----------|------|--------------------------------------------|--------------| | PARAMETER | 1251 CC | CNDITIONS | vcc | MIN | TYP | MAX | MIN | MAX | MIN | 0.1<br>0.1<br>0.1<br>0.33<br>0.33<br>±1000 | UNIT | | | | | 2 V | 1.9 | 1.998 | | 1.9 | | 1.9 | | V | | | | I <sub>OH</sub> = -20 μA | 4.5 V | 4.4 | 4.499 | | 4.4 | | 4.4 | | | | Voн | VI = VIH or VIL | | 6 V | 5.9 | 5.999 | | 5.9 | | 5.9 | | V | | | | $I_{OH} = -4 \text{ mA}$ | 4.5 V | 3.98 | 4.3 | | 3.7 | | 3.84 | | | | | | $I_{OH} = -5.2 \text{ mA}$ | 6 V | 5.48 | 5.8 | | 5.2 | | 5.34 | | <del>]</del> | | | | | 2 V | | 0.002 | 0.1 | | 0.1 | | 0.1 | | | | | $I_{OL} = 20 \mu A$ | 4.5 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | | | VOL | VI = VIH or VIL | | 6 V | | 0.001 | 0.1 | | 0.1 | | 0.1 | V | | | | I <sub>OL</sub> = 4 mA | 4.5 V | | 0.17 | 0.26 | | 0.4 | | 0.33 | | | | | $I_{OL} = 5.2 \text{ mA}$ | 6 V | | 0.15 | 0.26 | | 0.4 | | 0.33 | | | lį | $V_I = V_{CC}$ or 0 | | 6 V | | ±0.1 | ±100 | | ±1000 | | ±1000 | nA | | Icc | $V_I = V_{CC}$ or 0, | I <sub>O</sub> = 0 | 6 V | | | 8 | | 160 | | 80 | μΑ | | Ci | | | 2 V to 6 V | | 3 | 10 | | 10 | | 10 | pF | # SN54HC166, SN74HC166 8-BIT PARALLEL-LOAD SHIFT REGISTERS SCLS117B - DECEMBER 1982 - REVISED MAY 1997 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | T <sub>A</sub> = 25°C | | SN54F | IC166 | SN74F | IC166 | LINUT | |--------------------|-------------------------------|--------------------------|---------------------------------------|-----------------------|-----|-------|-------|-------|-------|-------| | | | | VCC | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 0 | 6 | 0 | 4.2 | 0 | 5 | | | f <sub>clock</sub> | Clock frequency | | 4.5 V | 0 | 31 | 0 | 21 | 0 | 25 | MHz | | | | | 6 V | 0 | 36 | 0 | 25 | 0 | 29 | | | | | | 2 V | 100 | | 150 | | 125 | | | | | | CLR low | 4.5 V | 20 | | 30 | | 25 | | | | t Dules duration | | 6 V | 17 | | 26 | | 21 | | 20 | | | 'W | t <sub>W</sub> Pulse duration | | 2 V | 80 | | 120 | | 100 | | ns | | | CLK high or low | 4.5 V | 16 | | 24 | | 20 | | | | | | | | 6 V | 14 | | 20 | | 17 | | | | | | | 2 V | 145 | | 220 | | 180 | | | | | | SH/LD high before CLK↑ | 4.5 V | 29 | | 44 | | 36 | | | | | | | 6 V | 25 | | 38 | | 31 | | | | | | | 2 V | 80 | | 120 | | 100 | | ns | | | | SER before CLK↑ | 4.5 V | 16 | | 24 | | 20 | | | | | | | 6 V | 14 | | 20 | | 17 | | | | | | | 2 V | 100 | | 150 | | 125 | | | | t <sub>su</sub> | Setup time | CLK INH low before CLK↑ | 4.5 V | 20 | | 30 | | 25 | | | | | | | 6 V | 17 | | 26 | | 21 | | | | | | | 2 V | 80 | | 120 | | 100 | | | | | | Data before CLK↑ | 4.5 V | 16 | | 24 | | 20 | | | | | | | 6 V | 14 | | 20 | | 17 | | | | | | | 2 V | 40 | | 60 | | 50 | | | | | | CLR inactive before CLK↑ | 4.5 V | 8 | | 12 | | 10 | | | | | | | 6 V | 7 | | 10 | | 9 | | | | | | | 2 V | 0 | | 0 | | 0 | | | | | | SH/LD high after CLK↑ | 4.5 V | 0 | | 0 | | 0 | | | | | | | 6 V | 0 | | 0 | | 0 | | | | | | | 2 V | 5 | | 5 | | 5 | | | | | | SER after CLK↑ | 4.5 V | 5 | | 5 | | 5 | | | | | | | 6 V | 5 | | 5 | | 5 | | | | <sup>t</sup> h | Hold time | | 2 V | 0 | | 0 | | 0 | | ns | | | | CLK INH high after CLK↑ | 4.5 V | 0 | | 0 | | 0 | | | | | | | 6 V | 0 | | 0 | | 0 | | | | | | | 2 V | 5 | | 5 | | 5 | | | | | | Data after CLK↑ | 4.5 V | 5 | | 5 | | 5 | | | | | | | 6 V | 5 | | 5 | | 5 | | | # SN54HC166, SN74HC166 8-BIT PARALLEL-LOAD SHIFT REGISTERS SCLS117B - DECEMBER 1982 - REVISED MAY 1997 # switching characteristics over recommended operating free-air temperature range, $C_L$ = 50 pF (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | то | Vaa | T, | չ = 25°C | ; | SN54H | IC166 | SN74H | C166 | UNIT | |------------------|---------|----------|-------|-----|----------|-----|-------|-------|-------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | VCC | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNIT | | | | | 2 V | 6 | 11 | | 4.2 | | 5 | | | | f <sub>max</sub> | | | 4.5 V | 31 | 36 | | 21 | | 25 | | MHz | | | | | 6 V | 36 | 45 | | 25 | | 29 | | | | | | | 2 V | | 62 | 120 | | 180 | | 150 | | | t <sub>PHL</sub> | CLR | QH | 4.5 V | | 18 | 24 | | 36 | | 30 | ns | | | | | 6 V | | 13 | 20 | | 31 | | 26 | | | | | | 2 V | | 75 | 150 | | 225 | | 190 | | | t <sub>pd</sub> | CLK | QH | 4.5 V | | 15 | 30 | | 45 | | 38 | ns | | | | | 6 V | | 13 | 26 | | 38 | | 32 | | | | | | 2 V | | 38 | 75 | | 110 | | 95 | | | t <sub>t</sub> | | Any | 4.5 V | | 8 | 15 | | 22 | | 19 | ns | | | | | 6 V | | 6 | 13 | | 19 | | 16 | | # operating characteristics, $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | TYP | UNIT | |-----------------|-------------------------------|-----------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance | No load | 50 | pF | #### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance. - B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \ \Omega$ , $t_r = 6 \ ns$ , $t_f = 6 \ ns$ . - C. For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. - D. The outputs are measured one at a time with one input transition per measurement. - E. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 1. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated